

## DATA SHEET [PRELIMINARY]

# NVIDIA Jetson Nano System-on-Module

Maxwell GPU + ARM Cortex-A57 + 4GB LPDDR4 + 16GB eMMC

#### Maxwell GPU <sup>◊</sup>

128-core GPU | End-to-end lossless compression | Tile Caching | OpenGL® 4.6 | OpenGL ES 3.2 | Vulkan™ 1.1 | CUDA® | OpenGL ES Shader Performance (up to): 512 GFLOPS (FP16)

Maximum Operating Frequency: 921MHz

#### CPU

ARM® Cortex® -A57 MPCore (Quad-Core) Processor with NEON Technology | L1 Cache: 48KB L1 instruction cache (I-cache) per core; 32KB L1 data cache (D-cache) per core | L2 Unified Cache: 2MB |

Maximum Operating Frequency: 1.43GHz

#### Audio

Industry standard High Definition Audio (HDA) controller provides a multichannel audio path to the HDMI interface.

#### Memory

Dual Channel | System MMU | Memory Type: 4ch x 16-bit LPDDR4 | Maximum Memory Bus Frequency (up to): 1600MHz | Peak Bandwidth: 400 MB/s | Memory Capacity: 4GB

#### Storage

eMMC 5.1 Flash Storage | Bus Width: 8-bit | Maximum Bus Frequency: 200MHz (HS400) | Storage Capacity: 16GB

#### **Boot Sources**

eMMC and USB (recovery mode)

#### Networking

10/100/1000 BASE-T Ethernet | Media Access Controller (MAC) |

#### **Imaging**

Dedicated RAW to YUV processing engines process up to 1400Mpix/s (up to 24MP sensor) | MIPI CSI 2.0 up to 1.5Gbps (per lane) | Support for x4 and x2 configurations (up to four active streams).

#### **Operating Requirements**

Temperature Range: -25 – 80C | Module Power: 5 – 25W | Power Input: 5.0V

#### **Display Controller**

Two independent display controllers support DSI, HDMI, DP, eDP:

MIPI-DSI (1.5Gbps/lane): Single x2 lane | Maximum Resolution: 960x1920 at 60Hz

HDMI 2.0a/b (up to 6Gbps) | DP 1.2a (HBR2 5.4 Gbps) | eDP 1.4 (HBR2 5.4Gbps) | Maximum Resolution (DP/eDP/HDMI): 3840x2160 at 60Hz (up to 36bpp)

#### Clocks

System clock: 38.4 MHz | Sleep clock: 32.768 KHz | Dynamic clock scaling and clock source selection

#### Multi-Stream HD Video & JPEG

Video Decode

H.265 (Main, Main 10): 2160p 60fps | 1080p 240fps

H.264 (BP/MP/HP/Stereo SEI half-res): 2160p 60fps | 1080p 240fps

H.264 (MVC Stereo per view): 2160p 30fps | 1080p 120fps

VP9 (Profile 0, 8-bit): 2160p 60fps | 1080p 240fps

VP8: 2160p 60fps | 1080p 240fps

VC-1 (Simple, Main, Advanced): 1080p 120fps | 1080i 240fps

MPEG-2 (Main): 2160p 60fps | 1080p 240fps | 1080i 240fps

Video Encode

H.265:2160p 30fps | 1080p 120fps

H.264 (BP/MP/HP): 2160p 30fps | 1080p 120fps

H.264 (MVC Stereo per view): 1440p 30fps | 1080p 60fps

VP8: 2160p 30fps | 1080p 120fps

JPEG (Decode & Encode): 600 MP/s

#### Peripheral Interfaces

XHCI host controller with integrated PHY: 1 x USB 3.0, 3 x USB 2.0 | USB 3.0 device controller with integrated PHY | EHCI controller with embedded hub for USB 2.0 | 4-lane PCIe: one x1/2/4 controller | single SD/MMC controller (supporting eMMC 5.1, SDIO 4.0, SD HOST 4.0) | 3 x UART | 2 x SPI | 6 x I2C | 2 x I2S: support I2S, RJM, LJM, PCM, TDM (multi-slot mode) | GPIOs

#### Mechanica

Module Size: 69.6 mm x 45 mm | PCB: 8L HDI | Connector: 260 pin SO-DIMM

Refer to the software release feature list for current software support; all features may not be available for a particular OS.

Product is based on a published Khronos Specification and is expected to pass the Khronos Conformance Process. Current conformance status can be found at www.khronos.org/conformance.



## Revision History

| Version | Date     | Description     |
|---------|----------|-----------------|
| v0.1    | JAN 2019 | Initial Release |
|         |          |                 |



## **Table of Contents**

| 1.0 Functional Overview                                                           | 5  |
|-----------------------------------------------------------------------------------|----|
| 1.1 Maxwell GPU                                                                   | 6  |
| 1.2 CPU Complex                                                                   |    |
| 1.2.1 Snoop Control Unit and L2 Cache                                             |    |
| 1.2.2 Performance Monitoring                                                      |    |
| 1.3 High-Definition Audio-Video Subsystem                                         |    |
| 1.3.1 Multi-Standard Video Decoder                                                | 8  |
| 1.3.2 Multi-Standard Video Encoder                                                |    |
| 1.3.3 JPEG Processing Block                                                       |    |
| 1.3.4 Video Image Compositor (VIC)                                                |    |
| 1.4 Image Signal Processor (ISP)                                                  |    |
| 1.5 Display Controller Complex                                                    |    |
| 1.6 Memory                                                                        |    |
| 2.0 Power and System Management                                                   | 12 |
| 2.1 Power Rails                                                                   |    |
| 2.2 Power Domains/Islands                                                         | 13 |
| 2.3 Power Management Controller (PMC)                                             | 14 |
| 2.3.1 Resets                                                                      | 14 |
| 2.3.2 System Power States and Transitions                                         |    |
| 2.3.2.1 ON State                                                                  | 15 |
| 2.3.2.2 OFF State                                                                 | 15 |
| 2.3.2.3 SLEEP State                                                               | 15 |
| 2.4 Thermal & Power Monitoring                                                    | 16 |
| 2.5 Power Sequencing                                                              |    |
| 2.5.1 Power Up                                                                    |    |
| 2.5.2 Power Down                                                                  |    |
| 3.0 Pin Descriptions                                                              | 18 |
| 3.1 MPIO Power-on Reset Behavior                                                  |    |
| 3.2 MPIO Deep Sleep Behavior                                                      |    |
| 3.3 GPIO Pins                                                                     | 20 |
| 4.0 Interface Descriptions                                                        | 22 |
| 4.1 USB                                                                           | 22 |
| 4.2 PCI Express (PCIe)                                                            | 23 |
| 4.3 Display Interfaces                                                            | 24 |
| 4.3.1 MIPI Display Serial Interface (DSI)                                         | 24 |
| 4.3.2 High-Definition Multimedia Interface (HDMI) and DisplayPort (DP) Interfaces | 25 |
| 4.3.3 Embedded DisplayPort (eDP) Interface                                        | 27 |
| 4.4 MIPI Camera Serial Interface (CSI) / VI (Video Input)                         |    |
| 4.5 SDIO                                                                          |    |
| 4.6 Audio                                                                         |    |
| 4.7 Miscellaneous Interfaces                                                      |    |
| 4.7.1 Inter-Chip Communication (I2C)                                              |    |
| 4.7.2 Serial Peripheral Interface                                                 |    |
| 4.7.3 UART                                                                        |    |
| 4.7.4 Gigabit Ethernet                                                            |    |
| 4.7.5 Fan                                                                         |    |
| 4.7.6 Debug                                                                       | 36 |



| .0 Physical / Electrical Characteristics   |    |  |
|--------------------------------------------|----|--|
| 5.1 Operating and Absolute Maximum Ratings | 37 |  |
| 5.2 Digital Logic                          |    |  |
| 5.3 Reliability                            |    |  |
| 5.4 Pinout                                 |    |  |
| 5.5 Package Drawing and Dimensions         | 40 |  |



### 1.0 Functional Overview

Designed for use in power-limited environments, the Jetson Nano squeezes industry-leading compute capabilities, 32-bit and 64-bit operating capability, and integrated advanced multi-function audio, video and image processing pipelines into a 260-pin SO-DIMM. The Maxwell GPU architecture implemented several architectural enhancements designed to extract maximum performance per watt consumed. Core components of the Jetson Nano series module include:

- NVIDIA<sup>®</sup> Tegra<sup>®</sup> X1 series SoC
  - NVIDIA Maxwell GPU
  - ARM® quad-core Cortex®-A57 CPU Complex
- 4GB LPDDR4 memory
- 16GB eMMC 5.1 storage
- Gigabit Ethernet (10/100/1000 Mbps)
- PMIC, regulators, power and voltage monitors
- 260-pin keyed connector (exposes both high-speed and low-speed industry standard I/O)
- On-chip temperature sensors
- Board ID EEPROM

Figure 1 Jetson Nano Block Diagram



NOTE: Not all interfaces shown are available at same time; several interfaces are shown in multiple locations to illustrate different options. See the NVIDIA Jetson Nano OEM Product Design Guide and Pinmux Configuration Spreadsheet for supported options.



### 1.1 Maxwell GPU

The Graphics Processing Cluster (GPC) is a dedicated hardware block for rasterization, shading, texturing, and compute; most of the GPU's core graphics functions are performed inside the GPC. Within the GPC there are multiple Streaming Multiprocessor (SM) units and a Raster Engine. Each SM includes a Polymorph Engine and Texture Units; raster operations remain aligned with L2 cache slices and memory controllers

The Maxwell GPU architecture introduced an all-new design for the SM, redesigned all unit and crossbar structures, optimized data flows, and significantly improved power management. The SM scheduler architecture and algorithms were rewritten to be more intelligent and avoid unnecessary stalls, while further reducing the energy per instruction required for scheduling. The organization of the SM also changed; each Maxwell SM (called SMM) is now partitioned into four separate processing blocks, each with its own instruction buffer, scheduler and 32 CUDA cores.

The SMM CUDA cores perform pixel/vertex/geometry shading and physics/compute calculations. Texture units perform texture filtering and load/store units fetch and save data to memory. Special Function Units (SFUs) handle transcendental and graphics interpolation instructions. Finally, the Polymorph Engine handles vertex fetch, tessellation, viewport transform, attribute setup, and stream output. The SMM geometry and pixel processing performance make it highly suitable for rendering advanced user interfaces and complex gaming applications; the power efficiency of the Maxwell GPU enables this performance on devices with power-limited environments.

#### Features:

- End-to-end lossless compression
- Tile Caching
- Support for OpenGL 4.6, OpenGL ES 3.2, Vulkan 1.1, DirectX 12, CUDA 10 (FP16)
- Adaptive Scalable Texture Compression (ATSC) LDR profile supported
- Iterated blend, ROP OpenGL-ES blend modes
- 2D BLIT from 3D class avoids channel switch
- 2D color compression
- Constant color render SM bypass
- 2x, 4x, 8x MSAA with color and Z compression
- Non-power-of-2 and 3D textures, FP16 texture filtering
- FP16 shader support
- Geometry and Vertex attribute Instancing
- Parallel pixel processing
- Early-z reject: Fast rejection of occluded pixels acts as multiplier on pixel shader and texture performance while saving power and bandwidth
- Video protection region
- Power saving: Multiple levels of clock gating for linear scaling of power

GPU frequency and voltage are actively managed by Tegra Power and Thermal Management Software and influenced by workload. Frequency may be throttled at higher temperatures (above a specified threshold) resulting in a behavior that reduces the GPU operating frequency. Observed chip-to-chip variance is due to NVIDIA ability to maximize performance (DVFS) on a per-chip basis, within the available power budget.



## 1.2 CPU Complex

The CPU complex is a high-performance Multi-Core SMP cluster of four ARM Cortex-A57 CPUs with 2MB of L2 cache (shared by all cores). Features include:

- Superscalar, variable-length, out-of-order pipeline
- Dynamic branch prediction with Branch Target Buffer (BTB) and Global History Buffer RAMs, a return stack, and an indirect predictor
- 48-entry fully-associative L1 instruction TLB with native support for 4KB, 64KB, and 1MB page sizes.
- 32-entry fully-associative L1 data TLB with native support for 4KB, 64KB and 1MB pages sizes.
- 4-way set-associative unified 1024-entry Level 2 (L2) TLB in each processor
- 48Kbyte I-cache and 32Kbyte D-cache for each core.
- Full implementation of ARMv8 architecture instruction set
- Embedded Trace Microcell (ETM) based on the ETMv4 architecture
- Performance Monitor Unit (PMU) based on the PMUv3 architecture
- Cross Trigger Interface (CTI) for multiprocessor debugging
- Cryptographic Engine for crypto function support
- Interface to an external Generic Interrupt Controller (vGIC-400)
- Power management with multiple power domains

CPU frequency and voltage are actively managed by Tegra Power and Thermal Management Software and influenced by workload. Frequency may be throttled at higher temperatures (above a specified threshold) resulting in a behavior that reduces the CPU operating frequency. Observed chip-to-chip variance is due to NVIDIA ability to maximize performance (DVFS) on a per-chip basis, within the available power budget.

### 1.2.1 Snoop Control Unit and L2 Cache

The CPU cluster includes an integrated snoop control unit (SCU) that maintains coherency between the CPUs within the cluster and a tightly coupled L2 cache that is shared between the CPUs within the cluster. The L2 cache also provides a 128-bit AXI master interface to access DRAM. L2 cache features include:

- 2MB L2
- Fixed line length of 64 bytes
- 16-way set-associative cache structure
- Duplicate copies of the L1 data cache directories for coherency support
- Hardware pre-fetch support
- ECC support

### 1.2.2 Performance Monitoring

The performance monitoring unit (part of MPCore non-CPU logic) provides six counters, each of which can count any of the events in the processor. The unit gathers various statistics on the operation of the processor and memory system during runtime, based on ARM PMUv3 architecture.

## 1.3 High-Definition Audio-Video Subsystem

The audio-video subsystem off-loads audio and video processing activities from the CPU subsystem resulting in faster, fully concurrent, highly efficient operation.



### 1.3.1 Multi-Standard Video Decoder

The video decoder accelerates video decode, supporting low resolution content, Standard Definition (SD), High Definition (HD) and UltraHD (2160p, or "4k" video) profiles. The video decoder is designed to be extremely power efficient without sacrificing performance.

The video decoder communicates with the memory controller through the video DMA which supports a variety of memory format output options. For low power operations, the video decoder can operate at the lowest possible frequency while maintaining real-time decoding using dynamic frequency scaling techniques.

Video standards supported:

- H.265: Main10, Main
- WEBM VP9 and VP8
- H.264: Baseline (no FMO/ASO support), Main, High, Stereo SEI (half-res)
- VC-1: Simple, Main, Advanced
- MPEG-4: Simple (with B frames, interlaced; no DP and RVLC)
- H.263: Profile 0DiVX: 4 / 5 / 6
- XviD Home Theater
- MPEG-2: MP

### 1.3.2 Multi-Standard Video Encoder

The multi-standard video encoder enables full hardware acceleration of various encoding standards. It performs high-quality video encoding operations for applications such as video recording and video conferencing. The encode processor is designed to be extremely power-efficient without sacrificing performance.

Video standards supported:

- H.265 Main Profile: I-frames and P-frames (No B-frames)
- H.264 Baseline/Main/High Profiles: IDR/I/P/B-frame support, MVC
- VP8
- MPEG4 (ME only)
- MPEG2 (ME only)
- VC1 (ME only): No B frame, no interlaced

### 1.3.3 JPEG Processing Block

The JPEG processing block is responsible for JPEG (de)compression calculations (based on JPEG still image standard), image scaling, decoding (YUV420, YUV422H/V, YUV444, YUV400) and color space conversion (RGB to YUV; decode only).

Input (encode) formats:

- Pixel width: 8bpc
- Subsample format: YUV420
- Resolution up to 16K x 16K
- Pixel pack format
  - Semi-planar/planar for 420

### Output (decode) Formats:

- Pixel width 8bpc
- Resolution up to 16K x 16K



- Pixel pack format
  - Semi-planar/planar for YUV420
  - YUY2/planar for 422H/422V
  - Planar for YUV444
  - Interleave for RGBA

## 1.3.4 Video Image Compositor (VIC)

The Video Image Compositor implements various 2D image and video operations in a power-efficient manner. It handles various system UI scaling, blending and rotation operations, video post-processing functions needed during video playback, and advanced de-noising functions used for camera capture.

#### Features:

- Color Decompression
- High-quality Deinterlacing
- Inverse Teleciné
- Temporal Noise Reduction
  - High quality video playback
  - Reduces camera sensor noise
- Scaling
- Color Conversion
- Memory Format Conversion
- Blend/Composite
- 2D Bit BLIT operation
- Rotation

## 1.4 Image Signal Processor (ISP)

The ISP module takes data from the VI/CSI module or memory in raw Bayer format and processes it to YUV output. The imaging subsystem supports raw (Bayer) image sensors up to 24 million pixels. Advanced image processing is used to convert input to YUV data and remove artifacts introduced by high megapixel CMOS sensors and optics with up to 30-degree CRA.

#### Features:

- Flexible post-processing architecture for supporting custom computer vision and computational imaging operations
- Bayer domain hardware noise reduction
- Per-channel black-level compensation
- High-order lens-shading compensation
- 3x3 color transform
- Bad pixel correction
- Programmable coefficients for de-mosaic with color artifact reduction
  - Color Artifact Reduction: a two-level (horizontal and vertical) low-pass filtering scheme that is used to reduce/remove any color artifacts that may result from Bayer signal processing and the effects of sampling an image.
- Enhanced down scaling quality
- Edge Enhancement
- Color and gamma correction



- Programmable transfer function curve
- Color-space conversion (RGB to YUV)
- Image statistics gathering (per-channel)
  - Two 256-bin image histograms
  - Up to 4,096 local region averages
  - AC flicker detection (50 Hz and 60 Hz)
  - Focus metric block

## 1.5 Display Controller Complex

The Display Controller Complex integrates two independent display controllers. Each display controller is capable of interfacing to an external display device and can drive the same or different display contents at different resolutions and refresh rates. Each controller supports a cursor and three windows (Window A, B, and C); controller A supports two additional simple windows (Window D,T). The display controller reads rendered graphics or video frame buffers in memory, blends them and sends them to the display.

#### Features:

- Two heads. Each can be mapped to one of:
  - 1xDSI, 1xeDP/DP (Limited Functionality: No Audio)
  - 1xHDMI/DP (Full Functionality)
- 90, 180, 270-degree image transformation uses both horizontal and vertical flips (controller A only)
- Byte-swapping options on 16-bit and 32-bit boundary for all color depths
- NVIDIA Pixel Rendering Intensity and Saturation Management™ (PRISM)
- 256x256 cursor size
- Color Management Unit for color decompression and to enhance color accuracy (compensate for the color error specific to the display panel being used)
- Scaling and tiling in HW for lower power operation
- Full color alpha-blending
- Captive panels
  - Secure window (Win T) for TrustZone
  - Supports cursor and up to four windows (Win A, B, C and D)
  - 1x2-lane MIPI DSI
  - Supports MIPI D-PHY rates up to 1.5Gbps
  - 4-lane eDP with AUX channel
  - Independent resolution and pixel clock
  - Supports display rotation and scaling in HW
- External displays
  - Supports cursor and three windows (Window A, B, and C)
  - 1x HDMI (2.0) or DisplayPort (HBR2) interface
  - Supports display scaling in HW



## 1.6 Memory

The Jetson Nano integrates 4GB of LPDDR4 over a 4-channel x 16-bit interface; maximum frequency is 1600MHz with a theoretical peak memory bandwidth of 25.6 GB/s.

The Memory Controller (MC) maximizes memory utilization while providing minimum latency access for critical CPU requests. An arbiter is used to prioritize requests, optimizing memory access efficiency and utilization and minimizing system power consumption. The MC provides access to main memory for all internal devices. It provides an abstract view of memory to its clients via standardized interfaces, allowing the clients to ignore details of the memory hierarchy. It optimizes access to shared memory resources, balancing latency and efficiency to provide best system performance, based on programmable parameters.

#### Features:

- TrustZone (TZ) Secure and OS-protection regions
- System Memory Management Unit
- Dual CKE signals for dynamic power down per device
- Dynamic Entry/Exit from Self -Refresh and Power Down states

The MC is able to sustain high utilization over a very diverse mix of requests. For example, the MC is prioritized for bandwidth (BW) over latency for all multimedia blocks (the multimedia blocks have been architected to prefetch and pipeline their operations to increase latency tolerance); this enables the MC to optimize performance by coalescing, reordering, and grouping requests to minimize memory power. DRAM also has modes for saving power when it is either not being used, or during periods of specific types of use.



## 2.0 Power and System Management

The Jetson Nano module operates from a single power source (VDD\_IN) with all internal module voltages and I/O voltages generated from this input. This enables the on-board power management controller to implement a tiered structure of power and clock gating in a complex environment that optimizes power consumption based on workload:

- Power Management Controller (PMC) and Real Time Clock (RTC): These blocks reside in an Always On (not power gated) partition. The PMC provides an interface to an external power manager IC or PMU. It primarily controls voltage transitions for the SoC as it transitions to/from different low power modes; it also acts as a slave receiving dedicated power/clock request signals as well as wake events from various sources (e.g., SPI, I2C, RTC, USB attach) which can wake the system from a deep sleep state. The RTC maintains the ability to wake the system based on either a timer event or an external trigger (e.g., key press).
- Power Gating: The SoC aggressively employs power-gating (controlled by PMC) to power-off modules which are
  idle. CPU cores are on a separate power rail to allow complete removal of power and eliminate leakage. Each CPU
  can be power gated independently. Software provides context save/restore to/from DRAM.
- Clock Gating: Used to reduce dynamic power in a variety of power states.
- Dynamic Voltage and Frequency Scaling (DVFS): Raises voltages and clock frequencies when demand requires, lowers them when less is sufficient, and removes them when none is needed. DVFS is used to change the voltage and frequencies on the following rails: VDD\_CPU, VDD\_CORE and VDD\_GPU.

An optional back up battery can be attached to the PMIC\_BBAT module input. It is used to maintain the RTC voltage when VDD\_IN is not present. This pin is connected directly to the onboard PMIC. When a backup cell is connected to the PMIC, the RTC will retain its contents and can be configured to charge the backup cell.

The following backup cells may be attached to the PMIC\_BBAT pin:

- Super Capacitor (gold cap, double layer electrolytic)
- Standard capacitors (tantalum)
- Rechargeable Lithium Manganese cells

The backup cells **MUST** provide a voltage in the range 2.5V to 3.5V. These will be charged with a constant current (CC), constant voltage (CV) charger that can be configured between 2.5V and 3.5V CV output and 50uA to 800uA CC.

Table 1 Power and System Control Pin Descriptions

| Pin                                                                | Name      | Direction     | Туре       | PoR | Description                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------|-----------|---------------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 251<br>252<br>253<br>254<br>255<br>256<br>257<br>258<br>259<br>260 | VDD_IN    | Input         | 5.0V       |     | Power: Main DC input, supplies PMIC and other regulators                                                                                                                                                                                                                                   |
| 235                                                                | PMIC_BBAT | Bidirectional | 1.65V-5.5V |     | Power: PMIC Battery Back-up. Optionally used to provide back-up power for the Real-Time-Clock (RTC). Connects to lithium cell or super capacitor on carrier board. PMIC is supply when charging cap or coin cell. Super cap or coin cell is source when system is disconnected from power. |



| Pin | Name            | Direction     | Туре             | PoR | Description                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------------|---------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 240 | BUTTON_PWR_ON*  | Input         | CMOS - 5.0V      | PU  | Power Button On. Configured as GPIO for optional use to wake system from sleep.                                                                                                                                                                                                                                                                                     |
| 214 | FORCE_RECOVERY* | Input         | CMOS - 1.8V      | PU  | Force Recovery: strap pin                                                                                                                                                                                                                                                                                                                                           |
| 237 | POWER_EN        | Input         | CMOS - 5.0V      |     | Module on/off: high = on, low = off.                                                                                                                                                                                                                                                                                                                                |
| 233 | SHUTDOWN_REQ*   | Input         | CMOS - 5.0V      | z   | Shutdown Request: used by the module to request a shutdown from the carrier board (POWER_EN low)                                                                                                                                                                                                                                                                    |
| 239 | SYS_RESET_IN*   | Bidirectional | Open Drain, 1.8V | 1   | Reset In: system reset driven from PMIC to carrier board for devices requiring full system reset. Also driven from carrier board to initiate full system reset (e.g., RESET button). Also used for sequencing control: goes high when module power sequence is complete. Used to ensure proper power on/off sequencing for between module & carrier board supplies. |

### 2.1 Power Rails

VDD\_IN must be supplied by the carrier board that the Jetson Nano is designed to connect to. It must meet the required electrical specifications detailed in Section 5. All Jetson Nano interfaces are referenced to on-module voltage rails; no I/O voltage is required to be supplied to the module. See the *Jetson Nano OEM Product Design Guide* for details of connecting to each of the interfaces.

Table 2 On-Module Internal Power Rails

| Power Rail           | Voltage (V)  |
|----------------------|--------------|
| VDD_3V3_SYS          | 3.3          |
| VDD_CPU              | 0.71 to 1.32 |
| VDD_GPU              | 0.71 to 1.32 |
| VDD_SOC (CORE)       | 0.8 to 1.17  |
| VDD_DDR_1V1          | 1.15         |
| VDD_PRE_REG_1V35     | 1.35         |
| VDD_1V8              | 1.8          |
| AVDD_SYS_1V2         | 1.2          |
| VDD_PEX_1V0          | 1.05         |
| VDDIO_SDMMC_AP       | 1.8/3.3      |
| VDD_RTC              | 1.0          |
| AVDD_PLL             | 1.05         |
| AVDD_IO_HDMI_DP_1V05 | 1.05         |
| AVDD_IO_EDP_1V05     | 1.05         |
| VDD_3V3_SLP          | 3.3          |

### 2.2 Power Domains/Islands

Power domains and power islands are used to optimize power consumption for various low-power use cases and limiting leakage current. The RTC domain is always on, CORE/CPU/GPU domains can be turned on and off. The CPU, CORE and GPU power domains also contain power-gated islands which are used to power individual modules (as needed) within each



domain. Clock-gating is additionally applied during powered-on but idle periods to further reduce unnecessary power consumption. Clock-gating can be applied to both power-gated and non-power-gated islands (NPG).

**Table 3 Power Domains** 

| Power Domain     | Power Island in Domain | Modules in Power Island                                       |  |  |  |
|------------------|------------------------|---------------------------------------------------------------|--|--|--|
| RTC              | N/A                    | PMC (Power Management Controller)                             |  |  |  |
| (VDD_RTC)        |                        | RTC (Real Time Clock)                                         |  |  |  |
| CORE             | NPG (Non-Power-Gated)  | AHB, APB Bus, AVP, Memory Controller (MC/EMC), USB 2.0, SDMMC |  |  |  |
| (VDD_SOC)        | VE, VE2                | ISPs (image signal processing) A and B, VI (video input), CSI |  |  |  |
|                  | NVENC                  | Video Encode                                                  |  |  |  |
|                  | NVDEC                  | Video Decode                                                  |  |  |  |
|                  | NVJPG                  | JPG accelerator and additional Video Decode                   |  |  |  |
|                  | PCX                    | PCle                                                          |  |  |  |
|                  | SOR                    | HDMI, DSI, DP                                                 |  |  |  |
|                  | IRAM                   | IRAM                                                          |  |  |  |
|                  | DISP-A, DISP-B         | Display Controllers A and B                                   |  |  |  |
|                  | XUSBA, XUSBB, XUSBC    | USB 3.0                                                       |  |  |  |
|                  | VIC                    | Video Image Compositor                                        |  |  |  |
|                  | ADSP                   | Audio Processing Engine                                       |  |  |  |
|                  | DFD                    | Debug logic                                                   |  |  |  |
| GPU<br>(VDD_GPU) | GPU                    | 3D, FE, PD, PE, RAST, SM, ROP                                 |  |  |  |
| CPU              | CPU 0                  | CPU 0                                                         |  |  |  |
| (VDD_CPU)        | CPU 1                  | CPU 1                                                         |  |  |  |
|                  | CPU 2                  | CPU 2                                                         |  |  |  |
|                  | CPU 3                  | CPU 3                                                         |  |  |  |
|                  | Non-CPU                | L2 Cache for Main CPU complex                                 |  |  |  |
|                  | TOP                    | Top level logic                                               |  |  |  |

## 2.3 Power Management Controller (PMC)

The PMC power management features enable both high speed operation and very low-power standby states. The PMC primarily controls voltage transitions for the SoC as it transitions to/from different low power modes; it also acts as a slave receiving dedicated power/clock request signals as well as wake events from various sources (e.g., SPI, I2C, RTC, USB attach) which can wake the system from deep sleep state. The PMC enables aggressive power-gating capabilities on idle modules and integrates specific logic to maintain defined states and control power domains during sleep and deep sleep modes. Power Domains/Islands

#### 2.3.1 Resets

The PMC receives the primary reset event (from SYS\_RESET\_N) and generates various resets for: PMC, RTC and CAR. From the PMC provided reset, the Clock and Reset (CAR) controller generates resets for most of the blocks in the module. In addition to reset events, the PMC receives other events (e.g., thermal, WatchDog Timer (WDT), SW, wake) which also result in variants of system reset.

The RTC block includes an embedded real-time clock and can wake the system based on either a timer event or an external trigger (e.g., key press).

## 2.3.2 System Power States and Transitions

The Jetson module operates in 3 main power modes: OFF, ON and SLEEP. The module transitions between these states are based on various events from hardware or software. Figure 2 shows the transitions between these states.



Figure 2 Power State Diagram



#### 2.3.2.1 ON State

The ON power state is entered from either OFF or SLEEP states. In this state the Jetson module is fully functional and will operate normally. An ON event has to occur for a transition between OFF and ON states. The only ON EVENT currently used is a low to high transition on the BUTTON\_PWR\_ON\* pin. This must occur with VDD\_IN connected to a power rail, and POWER\_EN is asserted (at a logic1). The POWER\_EN control is the carrier board indication to the Jetson module that the VDD\_VIN power is good. The Carrier board should assert this high only when VDD\_IN has reached its required voltage level and is stable. This prevents the Jetson module from powering up until the VDD\_IN power is stable.

NOTE: The Jetson Nano module does include an Auto-Power-On option; a system input that enables the module to power on if asserted. For more information on available signals and broader system usage, see the *Jetson Nano OEM Product Design Guide*.

### 2.3.2.2 OFF State

The OFF state is the default state when the system is not powered. It can only be entered from the ON state, through an OFF event. OFF Events are listed in the table below.

**Table 4 OFF State Events** 

| Event                                                                                                                                   | Details                                              | Preconditions   |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|--|
| HW Shutdown  Set POWER_EN pin to zero for a 100µS, the internal PMIC will star sequence                                                 |                                                      | In ON State     |  |
| SW Shutdown                                                                                                                             | Software initiated shutdown ON state, SW operational |                 |  |
| Thermal Shutdown  If the internal temperature of the Jetso module reaches an unsafe temperatur hardware is designed to initiate a shute |                                                      | Any power state |  |

## 2.3.2.3 SLEEP State

The Sleep state can only be entered from the ON state. This state allows the Jetson module to quickly resume to an operational state without performing a full boot sequence. In this state the Jetson module operates in low power with enough



circuitry powered to allow the device to resume and re-enter the ON state. During this state the output signals from Jetson module are maintained at their logic level prior to entering the state (i.e. they do not change to a 0V level).

The SLEEP state can only be entered directly by software. For example, operating within an OS, with no operations active for a certain time can trigger the OS to initiate a transition to the SLEEP state.

To Exit the SLEEP state a WAKE event must occur. WAKE events can occur from within the Jetson module or from external devices through various pins on the Jetson Nano connector. A full list is given in the table below.

#### Table 5 SLEEP State Events

| Event              | Details                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC WAKE up        | Timers within the Jetson module can be programmed, on SLEEP entry. When these expire they will create a WAKE event to exit the SLEEP state.                                                 |
| Thermal Condition  | If the Jetson module internal temperature exceeds programmed hot and cold limits the system will be forced to wake up, so it can report and take appropriate action (shut down for example) |
| USB VBUS detection | If VBUS is applied to the system (USB cable attached) then the device can be configured to Wake and enumerate                                                                               |

#### Table 6 Programmable Interface Wake Event

| Pin | Name                                    | Event                            |
|-----|-----------------------------------------|----------------------------------|
| 116 | GPIO_PH6 (BT2_WAKE_AP)                  | External BT Wake Request to AP   |
| 124 | NFC_INT (WIFI_WAKE_AP_2 <sup>ND</sup> ) | External WiFi Wake Request to AP |
| 72  | HDMI_CEC                                | HDMI CEC                         |
| 240 | BUTTON_POWER_ON*                        | Power Button On                  |
| 70  | HDMI_INT_DP_HPD                         | HDMI Hot Plug Detect             |
| 87  | USB_VBUS_EN0                            | Detect uUSB VBUS                 |

## 2.4 Thermal & Power Monitoring

The Jetson Nano is designed to operate under various workloads, and environmental conditions. It has been designed so that an active or passive heat sinking solution can be attached. The module integrates several sensors and is capable of limiting the internal temperature to within operating limits, and has ability to respond to any over-current, under-voltage or over-power inputs from the platform.

Integrated thermal sensors used to monitor temperature:

- Multiple temperature-sensitive oscillators (TSOSC) placed in different partitions on the SoC for on-chip thermal sensing.
- Always-on thermal alarm generator (AOTAG) monitors die temperature and compares that temperature to a low/hightemperature threshold and initiates action if the temperature exceeds the threshold.

Actions based on the SoC die temperature:

- Temperature is within safe operation conditions (TH0): No action taken.
- Temperature exceeds threshold temperature 1 (TH1): An interrupt is generated for SW. SW DVFS dynamically adjusts frequency and voltage through SW controls to halt temperature rise. When temperature returns to below TH1, DVFS clock frequency reductions are reverted.
- Temperature exceeds threshold temperature 2 (TH2): The frequencies of the CPUs and GPU are immediately cut by a
  preprogrammed amount and an interrupt is sent to SW. When temperature returns to below TH2, clock frequency
  reductions are reverted.



Temperature exceeds threshold temperature 3 (TH3): A signal is sent to PMC to reset system. A flag is set in the PMC to indicate the system shut down due to a thermal event.

## 2.5 Power Sequencing

The Jetson Nano module is required to be powered on and off in a known sequence. Sequencing is determined through a set of control signals; the SYS\_RESET\_IN\* signal (when de-asserted) is used to indicate when the carrier board can power on. The following sections provide an overview of the power sequencing steps between the carrier board and Jetson Nano module. Refer to the *Jetson Nano OEM Product Design Guide* for system level details on the application of power, power sequencing and monitoring. The Jetson Nano module and the product carrier board must be power sequenced properly to avoid potential damage to components on either the module or the carrier board system.

### 2.5.1 Power Up

During power up, the carrier board must wait until the signal SYS\_RESET\_IN\* is de-asserted from the Jetson module before enabling its power; the Jetson module will de-assert the SYS\_RESET\_IN\* signal to enable the complete system to boot.

NOTE: I/O pins cannot be high (>0.5V) before SYS\_RESET\_IN\* goes high. When SYS\_RESET\_IN\* is low, the maximum voltage applied to any I/O pin is 0.5V. For more information, refer to the Jetson Nano OEM Product Design Guide.





## 2.5.2 Power Down

On receiving a SHUTDOWN\_REQ the Jetson module will assert the SYS\_RESET\_IN\* signal, allowing the carrier board to put any components into a known state and power down. The carrier board must disable its power at this point; the Jetson module will then disable its power and shut down.

Figure 4 Power Down Sequence





## 3.0 Pin Descriptions

The primary interface to Jetson Nano is via a 260-pin SO-DIMM connector. Connector exposes power, ground, high-speed and low-speed industry standard I/O connections. See the *NVIDIA Jetson Nano OEM Product Design Guide* for details on integrating the module and mating connector into product designs.

The I/O pins on the SO-DIMM are comprised of both single function I/O (SFIO) and multi-purpose digital I/O (MPIO) pins. Each MPIO can be configured to act as a GPIO or it can be assigned for use by a particular I/O controller. Though each MPIO has up to 5 functions (GPIO function and up to 4 SFIO functions), a given MPIO can only act as a single function at a given point in time. The functions for each pin on the Jetson module is fixed to a single SFIO function or as a GPIO. The different MPIO pins share a similar structure, but there are several varieties of such pins. The varieties are designed to minimize the number of onboard components (such as level shifters or pull-up resistors) required in Jetson Nano designs.

#### MPIO pin types:

- ST (standard) pins are the most common pins on the chip. They are used for typical General Purpose I/O.
- DD (dual-driver) pins are similar to the ST pins. A DD pin can tolerate its I/O pin being pulled up to 3.3V (regardless
  of supply voltage) as long as the pin's output-driver is set to open-drain mode. There are special power-sequencing
  considerations when using this functionality.

NOTE: The output of DD pins cannot be pulled High during deep-power-down (DPD).

- CZ (controlled output impedance) pins are optimized for use in applications requiring tightly controlled output impedance. They are similar to ST pins except for changes in the drive strength circuitry and in the weak pull-ups/downs. CZ pins are included on the VDDIO\_SDMMC1 and VDDIO\_SDDMC3 power rails. Each of those rails also includes a pair of CZ\_COMP pins. Circuitry within the Jetson module continually matches the output impedance of the CZ pins to the on-board pull-up/-down resistors attached to the CZ\_COMP pins.
- LV\_CZ (low voltage controlled impedance) pins are similar to CZ pins but are optimized for use with a 1.2V supply voltage (and signaling level). They support a 1.8V supply voltage (and signaling level) as a secondary mode. The Jetson nano uses LV\_CZ pins for SPI interfaces operating at 1.8V.
- DP\_AUX pin is used as an Auxiliary control channel for the DisplayPort which needs differential signaling. Because the same I/O block is used for DisplayPort and HDMI to ensure the control path to the display interface is minimized, the DP\_AUX pins can operate in open-drain mode so that HDMI's control path (i.e., DDC interface which needs I2C) can also be used in the same pin.

### Each MPIO pin consists of:

- An output driver with tristate capability, drive strength controls and push-pull mode, open-drain mode, or both
- An input receiver with either schmitt mode, CMOS mode, or both
- A weak pull-up and a weak pull-down

MPIO pins are partitioned into multiple "pin control groups" with controls being configured for the group. During normal operation, these per-pin controls are driven by the pinmux controller registers. During deep sleep, the PMC bypasses and then resets the pinmux controller registers. Software reprograms these registers as necessary after returning from deep sleep.

Refer to the Tegra X1 (SoC) Technical Reference Manual for more information on modifying pin controls.

### 3.1 MPIO Power-on Reset Behavior

Each MPIO pin has a deterministic power-on reset (PoR) state. The particular reset state for each pin is chosen to minimize the need of on-board components like pull-up resistors in a Jetson Nano-based system. For example, the on-chip weak pull-ups are enabled during PoR for pins which are usually used to drive active-low chip selects.

The following list is a simplified description of the Jetson Nano boot process focusing on those aspects which relate to the MPIO pins.



- 1. System-level hardware executes the power-up sequence. This sequence ends when system-level hardware releases SYS RESET N.
- 2. The boot ROM begins executing and programs the on-chip I/O controllers to access the secondary boot device.
- 3. The boot ROM fetches the Boot Configuration Table (BCT) and boot loader from the secondary boot device.
- 4. If the BCT and boot loader are fetched successfully, the boot ROM transfers control to the boot loader.
- 5. Otherwise, the boot ROM enters USB recovery mode.

## 3.2 MPIO Deep Sleep Behavior

Deep Sleep is an ultra-low-power standby state in which the Jetson Nano maintains much of its I/O state while most of the chip is powered off. The following lists offer a simplified description of the deep sleep entry and exit concentrating on those aspects which relate to the MPIO pins. During deep sleep most of the pins are put in a state called Deep Power Down (DPD). The sequence for entering to DPD is same across pins. Specific variations are there in some pins in terms of type of features that are available in DPD.

NOTE: The output of DD pins cannot be pulled High during deep-power-down (DPD).

OD pins do NOT retain their output during DPD. OD pins should NOT be configured as GPIOs in a platform where they are expected to hold a value during DPD.

ALL MPIO pins do NOT have identical behavior during deep sleep. They differ with regard to:

- Input buffer behavior during deep sleep
  - Forcibly disabled OR
  - Enabled for use as a "GPIO wake event" OR
  - Enabled for some other purpose (e.g., a "clock request" pin)
- Output buffer behavior during deep sleep
  - Maintain a static programmable (0, 1, or tristate) constant value OR
  - Capable of changing state (i.e., dynamic while the chip is still in deep sleep)
- Weak pull-up/pull-down behavior during deep sleep
  - Forcibly disabled OR
  - Can be configured
- Pins that do not enter deep sleep
  - Some of the pins whose outputs are dynamic during deep sleep are of special type and they do not enter deep sleep (e.g., pins that are associated with PMC logic do not enter deep sleep, pins that are associated with JTAG do not enter into deep sleep any time.



Figure 5 DPD Wait Times



## 3.3 GPIO Pins

The Jetson Nano has multiple dedicated GPIOs. Each GPIO can be individually configurable as an Output, Input, or Interrupt source with level/edge controls.

Table 7 GPIO Pin Descriptions

| Pin | Name                         | Direction     | Туре                 | PoR | Alternate Function   |
|-----|------------------------------|---------------|----------------------|-----|----------------------|
| 120 | CAM1_PWDN                    | Bidirectional | CMOS - 1.8V [JT_RST] | pd  |                      |
| 114 | CAM2_PWDN                    | Bidirectional | CMOS - 1.8V [JT_RST] | pd  |                      |
| 178 | GPIO_PA6                     | Bidirectional | CMOS - 1.8V [JT_RST] | z   |                      |
| 240 | BUTTON_POWER_ON*             | Bidirectional | CMOS - 1.8V [ST]     | pu  | Power On             |
| 214 | FORCE_RECOVERY*              | Bidirectional | CMOS - 1.8V [JT_RST] | pu  | Force Recovery       |
| 212 | LCD_BL_EN                    | Bidirectional | CMOS – 1.8V [JT_RST] | pd  | LCD Backlight Enable |
| 208 | GPIO_PZ2 (FAN_TACH)          | Bidirectional | CMOS - 1.8V [ST]     | pd  |                      |
| 124 | GPIO_PH6 (BT2_WAKE_AP)       | Bidirectional | CMOS - 1.8V [ST]     | pd  |                      |
| 128 | AP_WAKE_NFC<br>(AP_WAKE_BT2) | Bidirectional |                      | pd  |                      |
| 130 | NFC_EN (WIFI_EN_2ND)         | Bidirectional |                      | pd  |                      |



| Pin | Name                          | Direction     | Туре | PoR | Alternate Function |
|-----|-------------------------------|---------------|------|-----|--------------------|
| 127 | NFC_INT<br>(WIFI_WAKE_AP_2ND) | Bidirectional |      | pd  |                    |
| 126 | GPS_EN (BT2_EN)               | Bidirectional |      | pd  |                    |
| 87  | USB_VBUS_EN0                  | Bidirectional |      | 0   |                    |
| 88  | HDMI_INT_DP_HPD               | Bidirectional |      | pd  |                    |



## 4.0 Interface Descriptions

The following sections outline the interfaces available on the Jetson Nano module and details the module pins used to interact with and control each interface. See the *Tegra X1 Series SoC Technical Reference Manual* for complete functional descriptions, programming guidelines and register listings for each of these blocks.

## 4.1 USB

| Standard                                                                               | Notes                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Universal Serial Bus Specification Revision 3.0                                        | Refer to specification for related interface timing details.                                                                                                                                            |
| Universal Serial Bus Specification Revision 2.0                                        | USB Battery Charging Specification, version 1.0; including Data Contact Detect protocol Modes: Host and Device Speeds: Low, Full, and High Refer to specification for related interface timing details. |
| Enhanced Host Controller Interface Specification for Universal Serial Bus revision 1.0 | Refer to specification for related interface timing details.                                                                                                                                            |

An xHCI/Device controller (named XUSB) supports the xHCI programming model for scheduling transactions and interface managements as a host that natively supports USB 3.0, USB 2.0, and USB 1.1 transactions with its USB 3.0 and USB 2.0 interfaces. The XUSB controller supports USB 2.0 L1 and L2 (suspend) link power management and USB 3.0 U1, U2, and U3 (suspend) link power managements. The XUSB controller supports remote wakeup, wake on connect, wake on disconnect, and wake on overcurrent in all power states, including sleep mode.

### **USB 2.0 Ports**

Each USB 2.0 port operates in USB 2.0 High Speed mode when connecting directly to a USB 2.0 peripheral and operates in USB 1.1 Full and Low Speed modes when connecting directly to a USB 1.1 peripheral. All USB 2.0 ports operating in High Speed mode share one High Speed Bus Instance, which means 480 Mb/s theoretical bandwidth is distributed across these ports. All USB 2.0 ports operating in Full or Low Speed modes share one Full/Low Speed Bus Instance, which means 12 Mb/s theoretical bandwidth is distributed across these ports.

### **USB 3.0 Port**

USB 3.0 port only operate in USB 3.0 Super Speed mode (5 Gb/s theoretical bandwidth).

### Table 8 USB 2.0 Pin Descriptions

| Pin        | Name               | Direction     | Туре         | Description         |
|------------|--------------------|---------------|--------------|---------------------|
| 87         | USB_VBUS_EN0       | Input         | USB VBUS, 5V | USB 0 VBUS Detect   |
| 109<br>111 | USB0_DN<br>USB0_DP | Bidirectional | USB PHY      | USB 2.0 Port 0 Data |
| 115<br>117 | USB1_DN<br>USB1_DP | Bidirectional | USB PHY      | USB 2.0 Port 1 Data |
| 121<br>123 | USB2_DN<br>USB2_DP | Bidirectional | USB PHY      | USB 2.0 Port 2 Data |

#### Table 9 USB 3.0 Pin Descriptions

| Pin        | Name                   | Direction | Туре       | Description         |
|------------|------------------------|-----------|------------|---------------------|
| 161<br>163 | PEX_RX6_N<br>PEX_RX6_P | Input     | USB SS PHY | USB 3.0 SS Receive  |
| 168<br>166 | PEX_TX6_N<br>PEX_TX6_P | Output    | USB SS PHY | USB 3.0 SS Transmit |



## 4.2 PCI Express (PCIe)

| Standard                                    | Notes                                                                                                                                                                                                                                                                          |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Express Base Specification Revision 2.0 | Jetson Nano meets the timing requirements for the Gen2 (5.0 GT/s) data rates. Refer to specification for complete interface timing details.  Although NVIDIA validates that the Jetson Nanp design complies with the PCIe specification, PCIe software support may be limited. |

The Jetson module integrates a PCIe bridge to enable a control path from the Jetson module to external PCIe devices. A single PCIe Gen2 controller supports:

- Connections to a single (x1/2/4) endpoint
- Upstream and downstream AXI interfaces that serve as the control path from the Jetson Nano to the external PCIe device
- Gen1 (2.5 GT/s/lane) and Gen2 (5.0 GT/s/lane) speeds.

NOTE: Upstream Type 1 Vendor Defined Messages (VDM) should be sent by the Endpoint Port (EP) if the Root Port (RP) also belongs to same vendor/partner; otherwise the VDM will be silently discarded.

See the Jetson Nano OEM Product Design Guide for supported USB 3.0/PCIe configuration and connection examples.

### Table 10 PCle Pin Descriptions

| Pin        | Name                     | Direction     | Туре            | PoR    | Description                                                                                                                                                                                                                                      |
|------------|--------------------------|---------------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 179        | PEX_WAKE                 | Input         | Open Drain 3.3V | z      | PCI Express Wake This signal is used as the PCI Express defined WAKE# signal. When asserted by a PCI Express device, it is a request that system power be restored. No interrupt or other consequences result from the assertion of this signal. |
| 154<br>156 | PEX_CLK1_N<br>PEX_CLK1_P | Output        | PCle PHY        | 0<br>0 | PCIe Reference Clock                                                                                                                                                                                                                             |
| 180        | PEX_L0_CLKREQ            | Bidirectional | Open Drain 3.3V | z      | PCIE Reference Clock Request This signal is used by a PCIE device to indicate it needs the PEX_CLK1_N and PEX_CLK1_P to actively drive reference clock.                                                                                          |
| 181        | PEX_L0_RST               | Output        | Open Drain 3.3V | 0      | PCIE Reset This signal provides a reset signal to all PCIE links. It must be asserted 100 ms after the power to the PCIE slots has stabilized.                                                                                                   |
| 137<br>139 | PEX_RX1_N<br>PEX_RX1_P   | Input         | PCIe PHY        |        | PCIe Receive (Lane 3)                                                                                                                                                                                                                            |
| 131<br>133 | PEX_RX2_N<br>PEX_RX2_P   | Input         | PCIe PHY        |        | PCIe Receive (Lane 2)                                                                                                                                                                                                                            |
| 149<br>151 | PEX_RX3_N<br>PEX_RX3_P   | Input         | PCIe PHY        |        | PCIe Receive (Lane 1)                                                                                                                                                                                                                            |
| 157<br>155 | PEX_RX4_N<br>PEX_RX4_P   | Input         | PCIe PHY        |        | PCIe Receive (Lane 0)                                                                                                                                                                                                                            |
| 140<br>142 | PEX_TX1_N<br>PEX_TX1_P   | Output        | PCIe PHY        |        | PCIe Transmit (Lane 3)                                                                                                                                                                                                                           |
| 134        | PEX_TX2_N                | Output        | PCIe PHY        | _      | PCIe Transmit (Lane 2)                                                                                                                                                                                                                           |



| Pin        | Name                   | Direction | Туре     | PoR | Description            |
|------------|------------------------|-----------|----------|-----|------------------------|
| 136        | PEX_TX2_P              |           |          |     |                        |
| 148<br>150 | PEX_TX3_N<br>PEX_TX3_P | Output    | PCIe PHY |     | PCIe Transmit (Lane 1) |
| 162<br>160 | PEX_TX4_N<br>PEX_TX4_P | Output    | PCIe PHY |     | PCIe Transmit (Lane 0) |

## 4.3 Display Interfaces

The Jetson Nano Display Controller Complex integrates a MIPI-DSI interface and Serial Output Resource (SOR) to collect pixels from the output of the display pipeline, format/encode them to desired format, and then streams to various output devices. The SOR consists of several individual resources which can be used to interface with different display devices such as HDMI, DP or eDP.

**Table 11 Display General Pin Descriptions** 

| Pin | Name       | Direction | Туре             | PoR | Description                     |
|-----|------------|-----------|------------------|-----|---------------------------------|
| 212 | LCD_BL_EN  | Output    | CMOS – 1.8V [ST] | PD  | Display Backlight Enable / GPIO |
| 206 | LCD_BL_PWM | Output    | CMOS - 1.8V [ST] | PD  | Display Backlight PWM 0         |
| 218 | LCD_TE     | Input     | CMOS - 1.8V [ST] | PD  | Display Tearing Effect          |

## 4.3.1 MIPI Display Serial Interface (DSI)

The Display Serial Interface (DSI) is a serial bit-stream replacement for the parallel MIPI DPI and DBI display interface standards. DSI reduces package pin-count and I/O power consumption. DSI support enables both display controllers to connect to an external display(s) with a MIPI DSI receiver. The DSI transfers pixel data from the internal display controller to an external third-party LCD module.

### Features:

- PHY Layer
  - Start / End of Transmission. Other out-of-band signaling
  - Per DSI interface: 1 Clock Lane; up to 4 Data Lanes
  - Supports link configuration 1x2
  - DSC link compression
  - Maximum link rate 1.5Gbps as per MIPI D-PHY 1.1v version
  - Maximum 10MHz LP receive rate
- Lane Management Layer with Distributor
- Protocol Layer with Packet Constructor
- Supports MIPI DSI 1.0.1v version mandatory features
- Command Mode (One-shot) with Host and/or display controller as master
- Clocks
  - Bit Clock: Serial data stream bit-rate clock
  - Byte Clock: Lane Management Layer Byte-rate clock
  - Application Clock: Protocol Layer Byte-rate clock.



- Error Detection / Correction
  - ECC generation for packet Headers
  - Checksum generation for Long Packets
- Error recovery
- High Speed Transmit timer
- Low Power Receive timer
- Turnaround Acknowledge Timeout

### **Table 12 DSI Pin Descriptions**

| Pin                  | Name                                                 | Direction | Туре       | Description                                 |
|----------------------|------------------------------------------------------|-----------|------------|---------------------------------------------|
| 76<br>78             | DSI_A_CLK_N<br>DSI_A_CLK_P                           | Output    | MIPI D-PHY | Differential output clock for DSI interface |
| 70<br>72<br>82<br>84 | DSI_A_D1_N<br>DSI_A_D1_P<br>DSI_A_D0_N<br>DSI_A_D0_P | Output    | MIPI D-PHY | Differential data lanes for DSI interface.  |

## 4.3.2 High-Definition Multimedia Interface (HDMI) and DisplayPort (DP) Interfaces

| Standard                                                                  | Notes                                                                               |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| High-Definition Multimedia Interface (HDMI)<br>Specification, version 2.0 | > 340MHz pixel clock<br>Scrambling support<br>Clock/4 support (1/40 bit-rate clock) |

The HDMI and DP interfaces share the same set of interface pins. A new transport mode was introduced in HDMI 2.0 to enable link clock frequencies greater than 340MHz and up to 600MHz. For transfer rates above 340MHz, there are two main requirements:

- All link data, including active pixel data, guard bands, data islands and control islands must be scrambled.
- The TMDS clock lane must toggle at CLK/4 instead of CLK. Below 340MHz, the clock lane toggles as normal (independent of the state of scrambling).

### Features:

- HDMI
  - HDMI 2.0 mode (3.4Gbps < data rate <= 6Gbps)
  - HDMI 1.4 mode (data rate<=3.4Gbps)
  - Multi-channel audio from HDA controller, up to 8 channels 192kHz 24-bit.
  - Vendor Specific Info-frame (VSI) packet transmission
  - 24-bit RGB and 24-bit YUV444 (HDMI) pixel formats
  - Transition Minimized Differential Signaling (TMDS) functional up to 340MHz pixel clock rate
- DisplayPort
  - Display Port mode: interface is functional up to 540MHz pixel clock rate (i.e., 1.62GHz for RBR, 2.7GHz for HBR, and 5.4GHz for HBR2).
  - 8b/10b encoding support
  - External Dual Mode standard support
  - Audio streaming support



### **Table 13 HDMI Pin Descriptions**

| Pin                              | Name                                                                    | Direction           | Туре                                                | Description                                                                                                                                                                                                                               |
|----------------------------------|-------------------------------------------------------------------------|---------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45<br>47                         | HDMI_TXC_P<br>HDMI_TXC_N                                                | Differential Output | AC-Coupled on Carrier<br>Board [DP]                 | HDMI Differential Clock. AC coupling & pull-downs (with disable) required on carrier board.                                                                                                                                               |
| 59<br>57<br>51<br>53<br>41<br>39 | HDMI_TXD2_P HDMI_TXD2_N HDMI_TXD1_P HDMI_TXD1_N HDMI_TXD0_P HDMI_TXD0_N | Differential Output | AC-Coupled on Carrier<br>Board [DP]                 | HDMI Differential Data. AC coupling & pull-downs (with disable) required on carrier board.  HDMI_TXD2_[P,N] = HDMI Lane 2  HDMI_TXD1_[P,N] = HDMI Lane 1  HDMI_TXD0_[P,N] = HDMI Lane 0                                                   |
| 88                               | HDMI_INT_DP_HPD                                                         | Input               | CMOS – 1.8V [ST]                                    | HDMI Hot Plug detection. Level shifter required as this pin is not 5V tolerant                                                                                                                                                            |
| 90                               | HDMI_CEC                                                                | Bidirectional       | Open Drain, 1.8V [DD]                               | Consumer Electronics Control (CEC) one-wire serial bus.  NVIDIA provides low level CEC APIs (read/write). These are not supported in earlier Android releases. For additional CEC support, 3rd party libraries need to be made available. |
| 100                              | DP_AUX_CH1_P                                                            | Bidirectional       | Open-Drain, 1.8V (3.3V tolerant - DDC/I2C) [DP_AUX] | DDC Serial Clock. Level shifter required; pin is not 5V tolerant.                                                                                                                                                                         |
| 98                               | DP_AUX_CH1_N                                                            | Bidirectional       | Open-Drain, 1.8V (3.3V tolerant - DDC/I2C) [DP_AUX] | DDC Serial Data. Level shifter required; pin is not 5V tolerant.                                                                                                                                                                          |

### Table 14 DisplayPort Pin Descriptions

| Pin                                          | Name                                                                                          | Direction           | Туре                                   | Description                                                                                                                                                                                                                                                      |
|----------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45<br>47<br>57<br>59<br>51<br>53<br>41<br>39 | HDMI_TXC_P HDMI_TXC_N HDMI_TXD2_P HDMI_TXD2_N HDMI_TXD1_P HDMI_TXD1_N HDMI_TXD0_P HDMI_TXD0_N | Differential Output | AC-Coupled on Carrier<br>Board<br>[DP] | DisplayPort Differential Data. AC coupling & pull-downs (with disable) required on carrier board.  HDMI_TXC_[P,N] = DisplayPort 1 Lane 3  HDMI_TXD2_[P,N] = DisplayPort 1 Lane 2  HDMI_TXD1_[P,N] = DisplayPort 1 Lane 1  HDMI_TXD0_[P,N] = DisplayPort 1 Lane 0 |
| 70                                           | HDMI_INT_DP_HPD                                                                               | Input               | CMOS – 1.8V [ST]                       | DisplayPort 1 Hot Plug detection. Level shifter required as this pin is not 5V tolerant                                                                                                                                                                          |
| 82<br>80                                     | DP_AUX_CH1_P<br>DP_AUX_CH1_N                                                                  | Bidirectional       | Open-Drain, 1.8V [DP_AUX]              | DisplayPort 1 auxiliary channels. AC coupling required on carrier board.                                                                                                                                                                                         |



## 4.3.3 Embedded DisplayPort (eDP) Interface

| Standard                 | Notes                                                                                                                                  |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Embedded DisplayPort 1.4 | Supported eDP 1.4 features:  Additional link rates  Enhanced framing  Power sequencing  Reduced aux timing  Reduced main voltage swing |

eDP is a mixed-signal interface consisting of 4 differential serial output lanes and 1 PLL. This PLL is used to generate a high frequency bit-clock from an input pixel clock enabling the ability to handle 10-bit parallel data per lane at the pixel rate for the desired mode. Embedded DisplayPort (eDP) modes (1.6GHz for RBR, 2.16GHz, 2.43GHz, 2.7GHz for HBR, 3.42GHz, 4.32GHz and 5.4GHz for HBR2).

NOTE

eDP has been tested according to DP1.2b PHY CTS even though eDPv1.4 supports lower swing voltages and additional intermediate bit rates. This means the following nominal voltage levels (400mV, 600mV, 800mV, 1200mV) and data rates (RBR, HBR2) are tested. This interface can be tuned to drive lower voltage swings below 400mV and can be programmed to other intermediate bit rates as per the requirements of the panel and the system designer.

The eDP block collects pixels from the output of the display pipeline, formats/encodes them to the eDP format, and then streams them to various output devices. It drives local panels only (does not support an external DP port), includes a small test pattern generator and CRC generator.

#### Table 15 eDP Pin Descriptions

| Pin                                    | Name                                                                                    | Direction           | Туре                                    | Description                                                                                                                                                                                                                                                                       |
|----------------------------------------|-----------------------------------------------------------------------------------------|---------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 71<br>69<br>81<br>83<br>65<br>63<br>75 | EDP_TXD3_P EDP_TXD3_N EDP_TXD2_P EDP_TXD2_N EDP_TXD1_P EDP_TXD1_N EDP_TXD0_P EDP_TXD0_N | Differential Output | AC-Coupled on Carrier<br>Board<br>[DP]  | DisplayPort Differential Data. AC coupling & pull-downs (with disable) required on carrier board.  EDP_TXD3_[P,N] = DisplayPort 0 Data Lane 3  EDP_TXD2_[P,N] = DisplayPort 0 Data Lane 2  EDP_TXD1_[P,N] = DisplayPort 0 Data Lane 1  EDP_TXD0_[P,N] = DisplayPort 0 Data Lane 0 |
| 92                                     | DP_HPD                                                                                  | Input               | CMOS – 1.8V [ST]                        | DisplayPort 0 Hot Plug detection. Level shifter required as this pin is not 5V tolerant                                                                                                                                                                                           |
| 94<br>96                               | DP_AUX_CH0_P<br>DP_AUX_CH0_N                                                            | Bidirectional       | AC-Coupled on Carrier<br>Board [DP_AUX] | DisplayPort 0 auxiliary channels. AC coupling required on Carrier board.                                                                                                                                                                                                          |

## 4.4 MIPI Camera Serial Interface (CSI) / VI (Video Input)

| Standard                                      | Notes |
|-----------------------------------------------|-------|
| MIPI CSI 2.0 Receiver specification           |       |
| MIPI D-PHY® v1.2 Physical Layer specification |       |

The Camera Serial Interface (CSI) is based on MIPI CSI 2.0 standard specification and implements the CSI receiver which receives data from an external camera module with CSI transmitter. The Video Input (VI) block receives data from the CSI receiver and prepares it for presentation to system memory or the dedicated image signal processor (ISP) execution resources.



#### Features:

- Supports both x4-lane and x2-lane sensor camera configurations:
  - x4 only configuration (up to 3 active streams)
  - x4 + x2 configurations (up to 4 active streams)
- Supported input data formats:
  - RGB: RGB888, RGB666, RGB565, RGB555, RGB444
  - YUV: YUV422-8b, YUV420-8b (legacy), YUV420-8b, YUV444-8b
  - RAW: RAW6, RAW7, RAW8, RAW10, RAW12, RAW14
  - DPCM: user definedUser defined: JPEG8
  - Embedded: Embedded control information
- Supports single-shot mode
- Physical Interface (MIPI D-PHY) Modes of Operation
  - High Speed Mode High speed differential signaling up to 1.5Gbps; burst transmission for low power
  - Low Power Control Single-ended 1.2V CMOS level. Low speed signaling for handshaking.
  - Low Power Escape –Low speed signaling for data, used for escape command entry only. 20Mbps

If the two streams come from a single source, then the streams are separated using a filter indexed on different virtual channel numbers or data types. In case of separation using data types, the normal data type is separated from the embedded data type. Since there are only two-pixel parsers, virtual channel and embedded data capability cannot be used at the same time.

### **Table 16 CSI Pin Descriptions**

| Pin | Name        | Direction | Туре       | Description   |
|-----|-------------|-----------|------------|---------------|
| 30  | CSI_A_CLK_N | Input     | MIPI D-PHY | CSI A Clock-  |
| 28  | CSI_A_CLK_P | Input     | MIPI D-PHY | CSI A Clock+  |
| 24  | CSI_A_D0_N  | Input     | MIPI D-PHY | CSI A Data 0- |
| 22  | CSI_A_D0_P  | Input     | MIPI D-PHY | CSI A Data 0+ |
| 34  | CSI_A_D1_N  | Input     | MIPI D-PHY | CSI A Data 1– |
| 36  | CSI_A_D1_P  | Input     | MIPI D-PHY | CSI A Data 1+ |
| 4   | CSI_B_D0_N  | Input     | MIPI D-PHY | CSI B Data 0- |
| 6   | CSI_B_D0_P  | Input     | MIPI D-PHY | CSI B Data 0+ |
| 18  | CSI_B_D1_N  | Input     | MIPI D-PHY | CSI B Data 1- |
| 16  | CSI_B_D1_P  | Input     | MIPI D-PHY | CSI B Data 1+ |
| 46  | CSI_C_CLK_N | Input     | MIPI D-PHY | CSI C Clock-  |
| 48  | CSI_C_CLK_P | Input     | MIPI D-PHY | CSI C Clock+  |
| 40  | CSI_C_D0_N  | Input     | MIPI D-PHY | CSI C Data 0- |
| 42  | CSI_C_D0_P  | Input     | MIPI D-PHY | CSI C Data 0+ |
| 54  | CSI_C_D1_N  | Input     | MIPI D-PHY | CSI C Data 1– |
| 52  | CSI_C_D1_P  | Input     | MIPI D-PHY | CSI C Data 1+ |
| 60  | CSI_D_D0_N  | Input     | MIPI D-PHY | CSI D Data 0- |



| Pin | Name        | Direction | Туре       | Description   |
|-----|-------------|-----------|------------|---------------|
| 58  | CSI_D_D0_P  | Input     | MIPI D-PHY | CSI D Data 0+ |
| 66  | CSI_D_D1_N  | Input     | MIPI D-PHY | CSI D Data 1- |
| 64  | CSI_D_D1_P  | Input     | MIPI D-PHY | CSI D Data 1+ |
| 11  | CSI_E_CLK_N | Input     | MIPI D-PHY | CSI C Clock-  |
| 9   | CSI_E_CLK_P | Input     | MIPI D-PHY | CSI C Clock+  |
| 5   | CSI_E_D0_N  | Input     | MIPI D-PHY | CSI C Data 0- |
| 3   | CSI_E_D0_P  | Input     | MIPI D-PHY | CSI C Data 0+ |
| 17  | CSI_E_D1_N  | Input     | MIPI D-PHY | CSI C Data 1– |
| 15  | CSI_E_D1_P  | Input     | MIPI D-PHY | CSI C Data 1+ |
| 29  | CSI_F_CLK_N | Input     | MIPI D-PHY | CSI C Clock-  |
| 27  | CSI_F_CLK_P | Input     | MIPI D-PHY | CSI C Clock+  |
| 23  | CSI_F_D0_N  | Input     | MIPI D-PHY | CSI C Data 0- |
| 21  | CSI_F_D0_P  | Input     | MIPI D-PHY | CSI C Data 0+ |
| 35  | CSI_F_D1_N  | Input     | MIPI D-PHY | CSI C Data 1– |
| 33  | CSI_F_D1_P  | Input     | MIPI D-PHY | CSI C Data 1+ |

## Table 17 Camera Clock & Control Pin Descriptions

| Pin | Name        | I/O           | Pin Type               | PoR | Description                |
|-----|-------------|---------------|------------------------|-----|----------------------------|
| 213 | CAM_I2C_SCL | Bidirectional | Open Drain – 3.3V [DD] | z   | Camera I2C Clock           |
| 215 | CAM_I2C_SDA | Bidirectional | Open Drain – 3.3V [DD] | z   | Camera I2C Data            |
| 122 | CAM1_MCLK   | Output        | CMOS - 1.8V [ST]       | PD  | Camera 1 Reference Clock   |
| 120 | CAM1_PWDN   | Output        | CMOS - 1.8V [ST]       | PD  | Camera 1 Powerdown or GPIO |
| 116 | CAM2_MCLK   | Output        | CMOS - 1.8V [ST]       | PD  | Camera 2 Reference Clock   |
| 114 | CAM2_PWDN   | Output        | CMOS - 1.8V [ST]       | PD  | Camera 2 Powerdown or GPIO |
| 118 | CAM_AF_EN   | Output        | CMOS - 1.8V [ST]       | PD  | Camera 1 Reset or GPIO     |



## 4.5 SDIO

| Standard                                                                            | Notes                                           |
|-------------------------------------------------------------------------------------|-------------------------------------------------|
| SD Specifications Part A2 SD Host Controller<br>Standard Specification Version 4.00 |                                                 |
| SD Specifications Part 1 Physical Layer<br>Specification Version 4.00               |                                                 |
| SD Specifications Part E1 SDIO Specification<br>Version 4.00                        | Support for SD 4.0 Specification without UHS-II |
| Embedded Multimedia Card (e•MMC), Electrical Standard 5.1                           |                                                 |

NOTE: SD Card functionality is not supported on this interface as it has a fixed 1.8V supply.

The SecureDigital (SD)/Embedded MultiMediaCard (eMMC) controller is used to support the on-module eMMC and a single SDIO interface made available for use with SDIO peripherals; it supports Default and High-Speed modes.

The SDMMC controller has a direct memory interface and is capable of initiating data transfers between memory and external device. The SDMMC controller supports both the SD and eMMC bus protocol, and has an APB slave interface to access configuration registers. Interface is intended for supporting various compatible peripherals with an SD/MMC interface.

Table 18 SDIO Controller I/O Capabilities

| Controller | Bus Width | Supported<br>Voltages (V) | I/O bus<br>clock (MHz) | Maximum<br>Bandwidth<br>(MBps) | Notes                               |
|------------|-----------|---------------------------|------------------------|--------------------------------|-------------------------------------|
| SDIO       | 4         | 1.8                       | 208                    | 104                            | Available at connector for SDIO use |
| eMMC       | 8         | 1.8                       | 200                    | 400                            | On-module eMMC                      |

#### **Table 19 SDIO Pin Descriptions**

| Pin                      | Name                                                     | I/O           | Pin Type         | PoR | Description       |
|--------------------------|----------------------------------------------------------|---------------|------------------|-----|-------------------|
| 229                      | SDMMC3_CLK                                               | Output        | CMOS - 1.8V [CZ] | PD  | SDIO/MMC Clock    |
| 227                      | SDMMC3_CMD                                               | Bidirectional | CMOS - 1.8V [CZ] | PU  | SDIO/MMC Command  |
| 225<br>223<br>221<br>219 | SDMMC3_DAT3<br>SDMMC3_DAT2<br>SDMMC3_DAT1<br>SDMMC3_DAT0 | Bidirectional | CMOS – 1.8V [CZ] | PU  | SDIO/MMC Data bus |

## 4.6 Audio

The I2S controller transports streaming audio data between system memory and an audio codec. The I2S controller supports I<sup>2</sup>S format, Left-justified Mode format, Right-justified Mode format, and DSP mode format, as defined in the Philips inter-IC-sound (I<sup>2</sup>S) bus specification.

The I2S and PCM (master and slave modes) interfaces support clock rates up to 24.5760MHz.

The I2S controller supports point-to-point serial interfaces for the I2S digital audio streams. I2S-compatible products, such as compact disc players, digital audio tape devices, digital sound processors, and those with digital TV sound may be directly



connected to the I<sup>2</sup>S controller. The controller also supports the PCM and telephony mode of data-transfer. Pulse-Code-Modulation (PCM) is a standard method used to digitize audio (particularly voice) patterns for transmission over digital communication channels. The Telephony mode is used to transmit and receive data to and from an external mono CODEC in a slot-based scheme of time-division multiplexing (TDM). The I2S controller supports bidirectional audio streams and can operate in half-duplex or full-duplex mode.

#### Features:

- Basic I2S modes to be supported (I2S, RJM, LJM and DSP) in both Master and Slave modes.
- PCM mode with short (one-bit-clock wide) and long-fsync (two bit-clocks wide) in both master and slave modes.
- NW-mode with independent slot-selection for both Tx and Rx
- TDM mode with flexibility in number of slots and slot(s) selection.
- Capability to drive-out a High-z outside the prescribed slot for transmission
- Flow control for the external input/output stream.

#### **Table 20 Audio Pin Descriptions**

| Pin | Name      | Direction     | Туре             | PoR | Description                                         |
|-----|-----------|---------------|------------------|-----|-----------------------------------------------------|
| 211 | AUD_MCLK  | Output        | CMOS - 1.8V [ST] | PD  | Audio Codec Master Clock                            |
| 193 | DAP4_DIN  | Input         | CMOS - 1.8V [CZ] | PD  | I2S Audio Port 4 Data In                            |
| 197 | DAP4_DOUT | Output        | CMOS - 1.8V [CZ] | PD  | I2S Audio Port 4 Data Out                           |
| 195 | DAP4_FS   | Bidirectional | CMOS – 1.8V [CZ] | PD  | I2S Audio Port 4 Frame Select (Left/Right Clock)    |
| 199 | DAP4_SCLK | Bidirectional | CMOS – 1.8V [CZ] | PD  | I2S Audio Port 4 Clock                              |
| 222 | DAP3_DIN  | Input         | CMOS - 1.8V [ST] | PD  | I2S Audio Port 3 Data In                            |
| 220 | DAP3_DOUT | Output        | CMOS - 1.8V [ST] | PD  | I2S Audio Port 3 Data Out                           |
| 224 | DAP3_FS   | Bidirectional | CMOS – 1.8V [ST] | PD  | I2S Audio Port 3 Frame Select<br>(Left/Right Clock) |
| 226 | DAP3_SCLK | Bidirectional | CMOS - 1.8V [ST] | PD  | I2S Audio Port 3 Clock                              |

### 4.7 Miscellaneous Interfaces

## 4.7.1 Inter-Chip Communication (I2C)

| Standard                                          | Notes |
|---------------------------------------------------|-------|
| NXP inter-IC-bus (I <sup>2</sup> C) specification |       |

This general purpose I2C controller allows system expansion for I2C-based devices as defined in the NXP inter-IC-bus (I<sup>2</sup>C) specification. The I2C bus supports serial device communications to multiple devices; the I2C controller handles clock source negotiation, speed negotiation for standard and fast devices, 7-bit slave address support according to the I2C protocol and supports master and slave mode of operation.

The I2C controller supports the following operating modes: Master – Standard-mode (up to 100Kbit/s), Fast-mode (up to 400 Kbit/s), Fast-mode plus (Fm+, up to 1Mbit/s); Slave – Standard-mode (up to 100Kbit/s), Fast-mode (up to 400 Kbit/s), Fast-mode plus (Fm+, up to 1Mbit/s).



### Table 21 I2C Pin Descriptions

| Pin        | Name                         | I/O           | Pin Type               | PoR    | Description                                                                                                                                                        |
|------------|------------------------------|---------------|------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 179<br>181 | GEN1_I2C_SCL<br>GEN1_I2C_SDA | Bidirectional | Open Drain – 3.3V [DD] | z<br>z | I2C1 – Only 3.3V devices supported without level shifter. General I2C 1 Clock/Data pins                                                                            |
| 183<br>185 | GEN2_I2C_SCL<br>GEN2_I2C_SDA | Bidirectional | Open Drain – 3.3V [DD] | z<br>z | I2C2 – Only 3.3V devices supported without level shifter. General I2C 2 Clock/Data pins                                                                            |
| 234<br>232 | GEN3_I2C_SCL<br>GEN3_I2C_SDA | Bidirectional | Open Drain – 1.8V [DD] | z<br>z | I2C3 – Only 1.8V devices supported without level shifter. General I2C 3 Clock/Data pins                                                                            |
| 89<br>91   | CAM_I2C_SCL<br>CAM_I2C_SDA   | Bidirectional | Open Drain – 3.3V [DD] | z<br>z | I2C4 – Only 3.3V devices supported without level shifter. Camera I2C Clock/Data pins.                                                                              |
| 78<br>76   | DP_AUX_CH0_N<br>DP_AUX_CH0_P | Bidirectional | [DP_AUX]               |        | I2C6 – 1.8V or 3.3V devices can be supported. Supports pull-up to 1.8V or 3.3V (3.3V in open-drain mode only). Alternate use: DisplayPort 0 Auxiliary Channels –/+ |
| 80<br>82   | DP_AUX_CH1_N<br>DP_AUX_CH1_P | Bidirectional | [DP_AUX]               |        | DDC – 1.8V or 3.3V devices can be supported. Alternate use: DisplayPort 1 Auxiliary Channels –/+ or HDMI DDC SDA/DDC SCL.                                          |

Note: See Display section for additional information for DP\_AUX\_CH[1:0]\_x

## 4.7.2 Serial Peripheral Interface

The SPI controllers operate up to 65 Mbps in master mode and 45 Mbps in slave mode. It allows a duplex, synchronous, serial communication between the controller and external peripheral devices. It consists of 4 signals, SS\_N (Chip select), SCK (clock), MOSI (Master data out and Slave data in) and MISO (Slave data out and master data in). The data is transferred on MOSI or MISO based on the data transfer direction on every SCK edge. The receiver always receives the data on the other edge of SCK.

#### Features:

- Independent RX FIFO and TX FIFO.
- Software controlled bit-length supports packet sizes of 1 to 32 bits.
- Packed mode support for bit-length of 7 (8-bit packet size) and 15 (16-bit packet size).
- SS\_N can be selected to be controlled by software, or it can be generated automatically by the hardware on packet boundaries.
- Receive compare mode (controller listens for a specified pattern on the incoming data before receiving the data in the FIFO).
- Simultaneous receive and transmit supported
- Supports Master mode. Slave mode has not been validated

#### **Table 22 SPI Pin Descriptions**

| Pin | Name      | Direction     | Туре                | PoR | Description                 |
|-----|-----------|---------------|---------------------|-----|-----------------------------|
| 95  | SPI1_CS0  | Bidirectional | CMOS – 1.8V [LV-CZ] | PU  | SPI 1 Chip Select 0         |
| 97  | SPI1_CS1  | Bidirectional | CMOS - 1.8V [LV-CZ] | PU  | SPI 1 Chip Select 1         |
| 93  | SPI1_MISO | Bidirectional | CMOS – 1.8V [LV-CZ] | PD  | SPI 1 Master In / Slave Out |



| Pin | Name      | Direction     | Туре                | PoR | Description                 |
|-----|-----------|---------------|---------------------|-----|-----------------------------|
| 89  | SPI1_MOSI | Bidirectional | CMOS – 1.8V [LV-CZ] | PD  | SPI 1 Master Out / Slave In |
| 91  | SPI1_SCK  | Bidirectional | CMOS – 1.8V [LV-CZ] | PD  | SPI 1 Clock                 |
| 104 | SPI2_CS0  | Bidirectional | CMOS - 1.8V [CZ]    | PU  | SPI 2 Chip Select 0         |
| 112 | SPI2_CS1  | Bidirectional | CMOS - 1.8V [CZ]    | PU  | SPI 2 Chip Select 1         |
| 106 | SPI2_MISO | Bidirectional | CMOS - 1.8V [CZ]    | PD  | SPI 2 Master In / Slave Out |
| 110 | SPI2_MOSI | Bidirectional | CMOS - 1.8V [CZ]    | PD  | SPI 2 Master Out / Slave In |
| 108 | SPI2_SCK  | Bidirectional | CMOS - 1.8V [CZ]    | PD  | SPI 2 Clock                 |

Figure 6 SPI Master Timing Diagram



**Table 23 SPI Master Timing Parameters** 

| Symbol           | Parameter                                | Min             | Тур | Max             | Unit |
|------------------|------------------------------------------|-----------------|-----|-----------------|------|
| Fsck             | SPIx_SCK clock frequency                 |                 |     | 65              | MHz  |
| Psck             | SPIx_SCK period                          | 1/Fsck          |     |                 | ns   |
| t <sub>CH</sub>  | SPIx_SCK high time                       | 50%Psck<br>-10% |     | 50%Psck<br>+10% | ns   |
| t <sub>CL</sub>  | SPIx_SCK low time                        | 50%Psck<br>-10% |     | 50%Psck<br>+10% | ns   |
| t <sub>CRT</sub> | SPIx_SCK rise time (slew rate)           | 0.1             |     |                 | V/ns |
| t <sub>CFT</sub> | SPIx_SCK fall time (slew rate)           | 0.1             |     |                 | V/ns |
| t <sub>su</sub>  | SPIx_MOSI setup to SPIx_SCK rising edge  | 2               |     |                 | ns   |
| t <sub>HD</sub>  | SPIx_MOSI hold from SPIx_SCK rising edge | 3               |     |                 | ns   |
| t <sub>css</sub> | SPIx_CSx setup time                      | 2               |     |                 | ns   |
| t <sub>csh</sub> | SPIx_CSx hold time                       | 3               |     |                 | ns   |
| t <sub>CS</sub>  | SPIx_CSx high time                       | 10              |     |                 | ns   |

Note: Polarity of SCLK is programmable. Data can be driven or input relative to either the rising edge (shown above) or falling edge.



### Figure 7 SPI Slave Timing Diagram



**Table 24 SPI Slave Timing Parameters** 

| Symbol            | Parameter                                    | Min                                                   | Тур | Max | Unit             |
|-------------------|----------------------------------------------|-------------------------------------------------------|-----|-----|------------------|
| t <sub>SCP</sub>  | SPIx_SCK period                              | 2*(t <sub>SDD</sub> + t <sub>MSU</sub> <sup>1</sup> ) |     |     | ns               |
| t <sub>SCH</sub>  | SPIx_SCK high time                           | t <sub>SDD</sub> + t <sub>MSU</sub> <sup>1</sup>      |     |     | ns               |
| t <sub>SCL</sub>  | SPIx_SCK low time                            | t <sub>SDD</sub> + t <sub>MSU</sub> <sup>1</sup>      |     |     | ns               |
| t <sub>SCSU</sub> | SPIx_CSx setup time                          | 1                                                     |     |     | t <sub>SCP</sub> |
| t <sub>SCSH</sub> | SPIx_CSx high time                           | 1                                                     |     |     | t <sub>SCP</sub> |
| t <sub>sccs</sub> | SPIx_SCK rising edge to SPIx_CSx rising edge | 1                                                     |     | 1   | t <sub>SCP</sub> |
| t <sub>SDSU</sub> | SPIx_MOSI setup to SPIx_SCK rising edge      | 1                                                     |     | 1   | ns               |
| t <sub>SDH</sub>  | SPIx_MOSI hold from SPIx_SCK rising edge     | 2                                                     |     | 11  | ns               |

<sup>1.</sup>  $t_{MSU}$  is the setup time required by the external master

Note: Polarity of SCLK is programmable. Data can be driven or input relative to either the rising edge (shown above) or falling edge.

### 4.7.3 UART

UART controller provides serial data synchronization and data conversion (parallel-to-serial and serial-to-parallel) for both receiver and transmitter sections. Synchronization for serial data stream is accomplished by adding start and stop bits to the transmit data to form a data character. Data integrity is accomplished by attaching a parity bit to the data character. The parity bit can be checked by the receiver for any transmission bit errors.

NOTE

The UART receiver input has low baud rate tolerance in 1-stop bit mode. External devices must use 2 stop bits. In 1-stop bit mode, the Tegra UART receiver can lose sync between Tegra receiver and the external transmitter resulting in data errors/corruption. In 2-stop bit mode, the extra stop bit allows the Tegra UART receiver logic to align properly with the UART transmitter.

#### Features:

- Synchronization for the serial data stream with start and stop bits to transmit data and form a data character
- Supports both 16450- and 16550-compatible modes. Default mode is 16450
- Device clock up to 200MHz, baud rate of 12.5Mbits/second
- Data integrity by attaching parity bit to the data character
- Support for word lengths from five to eight bits, an optional parity bit and one or two stop bits
- Support for modem control inputs
- DMA capability for both TX and RX
- 8-bit x 36 deep TX FIFO
- 11-bit x 36 deep RX FIFO. 3 bits of 11 bits per entry will log the RX errors in FIFO mode (break, framing and parity errors as bits 10,9,8 of FIFO entry)
- Auto sense baud detection



- Timeout interrupts to indicate if the incoming stream stopped
- Priority interrupts mechanism
- Flow control support on RTS and CTS
- Internal loopback
- SIR encoding/decoding (3/16 or 4/16 baud pulse widths to transmit bit zero)

### Table 25 UART Pin Descriptions

| Pin | Name      | Direction | Туре             | PoR | Description            |
|-----|-----------|-----------|------------------|-----|------------------------|
| 238 | UART1_RXD | Input     | CMOS - 1.8V [ST] | PD  | UART 1 Receive         |
| 236 | UART1_TXD | Output    | CMOS - 1.8V [ST] | PD  | UART 1 Transmit        |
| 205 | UART2_CTS | Input     | CMOS - 1.8V [ST] | PD  | UART 2 Clear to Send   |
| 203 | UART2_RTS | Output    | CMOS - 1.8V [ST] | PD  | UART 2 Request to Send |
| 209 | UART2_RXD | Input     | CMOS - 1.8V [ST] | PU  | UART 2 Receive         |
| 207 | UART2_TXD | Output    | CMOS - 1.8V [ST] | PD  | UART 2 Transmit        |
| 103 | UART3_CTS | Input     | CMOS - 1.8V [ST] | PU  | UART 3 Clear to Send   |
| 101 | UART3_RTS | Output    | CMOS - 1.8V [ST] | PD  | UART 3 Request to Send |
| 105 | UART3_RXD | Input     | CMOS - 1.8V [ST] | PD  | UART 3 Receive         |
| 99  | UART3_TXD | Output    | CMOS - 1.8V [ST] | PD  | UART 3 Transmit        |

## 4.7.4 Gigabit Ethernet

The Jetson Nano integrates a Realtek RTL8111HS-CG Gigabit Ethernet controller. The on-module Ethernet controller supports:

- 10/100/1000 Mbps Gigabit Ethernet
- IEEE 802.3u Media Access Controller (MAC)

### **Table 26 Gigabit Ethernet Pin Descriptions**

| Pin        | Name                     | Direction     | Туре | Description            |
|------------|--------------------------|---------------|------|------------------------|
| 194        | GBE_LED0                 | Output        |      | LED 0 enable           |
| 188        | GBE_LED1                 | Output        |      | LED 1 enable           |
| 202<br>204 | GBE_MDI0_N<br>GBE_MDI0_P | Bidirectional | MDI  | GbE Transformer Data 0 |
| 196<br>198 | GBE_MDI1_N<br>GBE_MDI1_P | Bidirectional | MDI  | GbE Transformer Data 1 |
| 190<br>192 | GBE_MDI2_N<br>GBE_MDI2_P | Bidirectional | MDI  | GbE Transformer Data 2 |
| 186<br>184 | GBE_MDI3_N<br>GBE_MDI3_P | Bidirectional | MDI  | GbE Transformer Data 3 |



### 4.7.5 Fan

The Jetson Nano includes PWM and Tachometer functionality to enable fan control as part of a thermal solution. The Pulse Width Modulator (PWM) controller is a frequency divider with a varying pulse width. The PWM runs off a device clock programmed in the Clock and Reset controller and can be any frequency up to the device clock maximum speed of 48MHz. The PWFM gets divided by 256 before being subdivided based on a programmable value.

### **Table 27 Fan Pin Descriptions**

| Pin | Name                | Direction | Туре             | PoR | Description    |
|-----|---------------------|-----------|------------------|-----|----------------|
| 230 | GPIO_PE7 (FAN_PWM)  | Output    | CMOS - 1.8V [ST] | PD  | Fan PWM        |
| 208 | GPIO_PZ2 (FAN_TACH) | Input     | CMOS - 1.8V [CZ] | PD  | Fan Tachometer |

## 4.7.6 Debug

A debug interface is supported via JTAG on-module test points or serial interface over UART1. The JTAG interface can be used for SCAN testing or communicating with integrated CPU. See the *NVIDIA Jetson Nano OEM Product Design Guide* for more information.

### **Table 28 Debug Pin Descriptions**

| Pin | Name      | I/O    | Pin Type             | PoR | Description       |
|-----|-----------|--------|----------------------|-----|-------------------|
| -   | JTAG_RTCK | Output | CMOS - 1.8V [JT_RST] | 0   | Return Test Clock |
| -   | JTAG_TCK  | Input  | CMOS – 1.8V [JT_RST] | z   | Test Clock        |
| -   | JTAG_TDI  | Input  | CMOS – 1.8V [JT_RST] | PU  | Test Data In      |
| -   | JTAG_TDO  | Output | CMOS - 1.8V [ST]     | z   | Test Data Out     |
| -   | JTAG_TMS  | Input  | CMOS – 1.8V [JT_RST] | PU  | Test Mode Select  |
| -   | JTAG_GP0  | Input  | CMOS – 1.8V [JT_RST] | PD  | Test Reset        |
| 238 | UART1_RXD | Input  | CMOS - 1.8V [ST]     | PD  |                   |
| 236 | UART1_TXD | Output | CMOS - 1.8V [ST]     | PD  |                   |



## 5.0 Physical / Electrical Characteristics

## 5.1 Operating and Absolute Maximum Ratings

The parameters listed in following table are specific to a temperature range and operating voltage. Operating the Jetson Nano module beyond these parameters is not recommended. Exceeding these conditions for extended periods may adversely affect device reliability.

WARNING: Exceeding the listed conditions may damage and/or affect long-term reliability of the part.

The Jetson Nano module should never be subjected to conditions extending beyond the ratings listed below.

**Table 29 Recommended Operating Conditions** 

| Symbol            | Parameter | Min  | Typical | Max  | Unit | Notes |
|-------------------|-----------|------|---------|------|------|-------|
| VDD               | VDD_IN    | 4.75 | 5.0     | 5.25 | V    |       |
| VDD <sub>DC</sub> | PMIC_BBAT | 1.65 |         | 5.5  | V    |       |

Absolute maximum ratings describe stress conditions. These parameters do not set minimum and maximum operating conditions that will be tolerated over extended periods of time. If the device is exposed to these parameters for extended periods of time, no guarantee is made and device reliability may be affected. It is not recommended to operate the Jetson Nano module under these conditions.

**Table 30 Absolute Maximum Ratings** 

| Symbol             | Parameter                              | Min  | Max       | Unit | Notes                                                                          |
|--------------------|----------------------------------------|------|-----------|------|--------------------------------------------------------------------------------|
| $VDD_{MAX}$        | VDD_IN                                 | -0.5 | 5.5       | V    |                                                                                |
|                    | PMIC_BBAT                              | -0.3 | 6.0       | V    |                                                                                |
| IDD <sub>MAX</sub> | VDD_IN Imax                            |      | 3         | Α    |                                                                                |
| V <sub>M_PIN</sub> | Voltage applied to any powered I/O pin | -0.5 | VDD + 0.5 | V    | VDD + 0.5V when CARRIER_PWR_ON high & associated I/O rail powered.             |
|                    |                                        |      |           |      | I/O pins cannot be high (>0.5V) before CARRIER_PWR_ON goes high.               |
|                    |                                        |      |           |      | When CARRIER_PWR_ON is low, the maximum voltage applied to any I/O pin is 0.5V |
|                    | DD pins configured as open drain       | -0.5 | 3.63      | V    | pin's output-driver must be set to open-drain mode                             |
| T <sub>OP</sub>    | Operating Temperature                  | -25  | 80        | °C   |                                                                                |
| T <sub>STG</sub>   | Storage Temperature                    | -40  | 80        | °C   |                                                                                |



## 5.2 Digital Logic

Voltages less than the minimum stated value can be interpreted as an undefined state or logic level low which may result in unreliable operation. Voltages exceeding the maximum value can damage and/or adversely affect device reliability.

Table 31. CMOS Pin Type DC Characteristics

| Symbol          | Description                                  | Min        | Max        | Units |
|-----------------|----------------------------------------------|------------|------------|-------|
| V <sub>IL</sub> | Input Low Voltage                            | -0.5       | 0.25 x VDD | V     |
| V <sub>IH</sub> | Input High Voltage                           | 0.75 x VDD | 0.5 + VDD  | V     |
| V <sub>OL</sub> | Output Low Voltage (I <sub>OL</sub> = 1mA)   |            | 0.15 x VDD | V     |
| V <sub>OH</sub> | Output High Voltage (I <sub>OH</sub> = -1mA) | 0.85 x VDD |            | V     |

### Table 32 Open Drain Pin Type DC Characteristics

| Symbol          | Description                                  | Min        | Max        | Units |
|-----------------|----------------------------------------------|------------|------------|-------|
| V <sub>IL</sub> | Input Low Voltage                            | -0.5       | 0.25 x VDD | V     |
| V <sub>IH</sub> | Input High Voltage                           | 0.75 x VDD | 3.63       | V     |
| V <sub>OL</sub> | Output Low Voltage (I <sub>OL</sub> = 1mA)   | 1          | 0.15 x VDD | V     |
| V <sub>OH</sub> | Output High Voltage (I <sub>OH</sub> = -1mA) | 0.85 x VDD |            | V     |

## 5.3 Reliability

[TBD]



## 5.4 Pinout

| Signal Name                | Pin #<br>Top<br>Odd | Pin #<br>Bottom<br>Even | Signal Name     |
|----------------------------|---------------------|-------------------------|-----------------|
| GND                        | 1                   | 2                       | GND             |
| CSI_E_D0_P                 | 3                   | 4                       | CSI_B_D0_N      |
| CSI_E_D0_N                 | 5                   | 6                       | CSI_B_D0_P      |
| GND                        | 7                   | 8                       | GND             |
| CSI_E_CLK_P                | 9                   | 10                      | RSVD            |
| CSI_E_CLK_N                | 11                  | 12                      | RSVD            |
| GND                        | 13                  | 14                      | GND             |
| CSI E D1 P                 | 15                  | 16                      | CSI B D1 P      |
| CSI E D1 N                 | 17                  | 18                      | CSI B D1 N      |
| GND                        | 19                  | 20                      | GND             |
| CSI F D0 P                 | 21                  | 22                      | CSI A D0 P      |
| CSI F D0 N                 | 23                  | 24                      | CSI A D0 N      |
| GND                        | 25                  | 26                      | GND             |
| CSI F CLK P                | 27                  | 28                      | CSI_A_CLK_P     |
| CSI F CLK N                | 29                  | 30                      | CSI A CLK N     |
| GND                        | 31                  | 32                      | GND             |
| CSI F D1 P                 | 33                  | 34                      | CSI A D1 N      |
| CSI_F_D1_N                 | 35                  | 36                      | CSI A D1 P      |
| GND                        | 37                  | 38                      | GND             |
| HDMI TXD0 N                | 39                  | 40                      | -               |
| HDMI_TXD0_N<br>HDMI_TXD0_P | 41                  | 40                      | CSI_C_D0_N      |
|                            |                     |                         | CSI_C_D0_P      |
| GND                        | 43                  | 44                      | GND             |
| HDMI_TXC_P                 | 45                  | 46                      | CSI_C_CLK_N     |
| HDMI_TXC_N                 | 47                  | 48                      | CSI_C_CLK_P     |
| GND                        | 49                  | 50                      | GND             |
| HDMI_TXD1_P                | 51                  | 52                      | CSI_C_D1_P      |
| HDMI_TXD1_N                | 53                  | 54                      | CSI_C_D1_N      |
| GND                        | 55                  | 56                      | GND             |
| HDMI_TXD2_N                | 57                  | 58                      | CSI_D_D0_P      |
| HDMI_TXD2_P                | 59                  | 60                      | CSI_D_D0_N      |
| GND                        | 61                  | 62                      | GND             |
| EDP_TXD1_N                 | 63                  | 64                      | CSI_D_D1_P      |
| EDP_TXD1_P                 | 65                  | 66                      | CSI_D_D1_N      |
| GND                        | 67                  | 68                      | GND             |
| EDP_TXD3_N                 | 69                  | 70                      | DSI_A_D1_N      |
| EDP_TXD3_P                 | 71                  | 72                      | DSI_A_D1_P      |
| GND                        | 73                  | 74                      | GND             |
| EDP_TXD0_P                 | 75                  | 76                      | DSI A CLK N     |
| EDP TXD0 N                 | 77                  | 78                      | DSI A CLK P     |
| GND                        | 79                  | 80                      | GND             |
| EDP TXD2 P                 | 81                  | 82                      | DSI A D0 N      |
| EDP TXD2 N                 | 83                  | 84                      | DSI A D0 P      |
| GND                        | 85                  | 86                      | GND             |
| USB VBUS ENO               | 87                  | 88                      | HDMI INT DP HPD |
| SPI1 MOSI                  | 89                  | 90                      | HDMI_CEC        |
| SPI1_MOSI                  | 91                  | 92                      | DP HPD          |
| _                          |                     |                         | _               |
| SPI1_MISO                  | 93                  | 94                      | DP_AUX_CH0_P    |
| SPI1_CS0                   | 95                  | 96                      | DP_AUX_CH0_N    |
| SPI1_CS1                   | 97                  | 98                      | DP_AUX_CH1_N    |
| UART3_TXD                  | 99                  | 100                     | DP_AUX_CH1_P    |
| UART3_RTS                  | 101                 | 102                     | GND             |
| UART3_CTS                  | 103                 | 104                     | SPI2_CS0        |
| UART3_RXD                  | 105                 | 106                     | SPI2_MISO       |
| GND                        | 107                 | 108                     | SPI2_SCK        |
| USB0_DN                    | 109                 | 110                     | SPI2_MOSI       |
| USB0_DP                    | 111                 | 112                     | SPI2_CS1        |
| GND                        | 113                 | 114                     | CAM2_PWDN       |
| USB1_DN                    | 115                 | 116                     | CAM2_MCLK       |
| USB1_DP                    | 117                 | 118                     | CAM_AF_EN       |
| GND                        | 119                 | 120                     | CAM1_PWDN       |
| USB2_DN                    | 121                 | 122                     | CAM1_MCLK       |
| USB2_DP                    | 123                 | 124                     | GPIO_PH6        |
| GND                        | 125                 | 126                     | GPS_EN          |
| NFC_INT                    | 127                 | 128                     | AP_WAKE_NFC     |
|                            |                     |                         |                 |
| GND                        | 129                 | 130                     | NFC EN          |

| Signal Name                  | Pin #<br>Top<br>Odd | Pin #<br>Bottom<br>Even | Signal Name              |
|------------------------------|---------------------|-------------------------|--------------------------|
| PEX RX2 P                    | 133                 | 134                     | PEX TX2 N                |
| GND                          | 135                 | 136                     | PEX TX2 P                |
| PEX RX1 N                    | 137                 | 138                     | GND                      |
| PEX_RX1_P                    | 139                 | 140                     | PEX_TX1_N                |
| GND                          | 141                 | 142                     | PEX_TX1_P                |
| RSVD                         | 143                 | 144                     | GND                      |
| KEY                          | KEY                 | KEY                     | KEY                      |
| RSVD                         | 145                 | 146                     | GND                      |
| GND                          | 147                 | 148                     | PEX_TX3_N                |
| PEX_RX3_P                    | 149                 | 150                     | PEX_TX3_P                |
| PEX_RX3_N                    | 151                 | 152                     | GND                      |
| GND                          | 153                 | 154                     | PEX_CLK1_N               |
| PEX_RX4_P                    | 155                 | 156                     | PEX_CLK1_P               |
| PEX_RX4_N                    | 157                 | 158                     | GND                      |
| GND                          | 159                 | 160                     | PEX_TX4_P                |
| PEX_RX6_N                    | 161                 | 162                     | PEX_TX4_N                |
| PEX_RX6_P                    | 163                 | 164                     | GND                      |
| GND                          | 165                 | 166                     | PEX_TX6_P                |
| RSVD                         | 167                 | 168                     | PEX_TX6_N                |
| RSVD                         | 169                 | 170                     | GND                      |
| GND                          | 171                 | 172                     | RSVD                     |
| RSVD                         | 173                 | 174                     | RSVD                     |
| RSVD                         | 175                 | 176                     | GND                      |
| GND                          | 177                 | 178                     | GPIO_PA6                 |
| PEX_WAKE                     | 179                 | 180                     | PEX_L0_CLKREQ            |
| PEX_L0_RST                   | 181                 | 182                     | RSVD                     |
| RSVD                         | 183                 | 184                     | GBE_MDI3_P               |
| GEN1_I2C_SCL                 | 185                 | 186                     | GBE_MDI3_N               |
| GEN1_I2C_SDA                 | 187                 | 188                     | GBE_LED1                 |
| GEN2_I2C_SCL<br>GEN2_I2C_SDA | 189<br>191          | 190<br>192              | GBE_MDI2_N<br>GBE_MDI2_P |
| DAP4 DIN                     | 193                 | 194                     | GBE_MDI2_P  GBE LED0     |
| DAP4_DIN                     | 195                 | 196                     | GBE MDI1 N               |
| DAP4_13                      | 197                 | 198                     | GBE_MDI1_N               |
| DAP4 SCLK                    | 199                 | 200                     | GND                      |
| GND GND                      | 201                 | 202                     | GBE MDI0 N               |
| UART2 RTS                    | 203                 | 204                     | GBE MDI0 P               |
| UART2 CTS                    | 205                 | 206                     | LCD BL PWM               |
| UART2 TXD                    | 207                 | 208                     | GPIO PZ2 (FAN TACH)      |
| UART2 RXD                    | 209                 | 210                     | CLK 32K OUT              |
| AUD MCLK                     | 211                 | 212                     | LCD BL EN                |
| CAM_I2C_SCL                  | 213                 | 214                     | FORCE_RECOVERY*          |
| CAM_I2C_SDA                  | 215                 | 216                     | GPIO_PZ0                 |
| GND                          | 217                 | 218                     | LCD_TE                   |
| SDMMC3_DAT0                  | 219                 | 220                     | DAP3_DOUT                |
| SDMMC3_DAT1                  | 221                 | 222                     | DAP3_DIN                 |
| SDMMC3_DAT2                  | 223                 | 224                     | DAP3_FS                  |
| SDMMC3_DAT3                  | 225                 | 226                     | DAP3_SCLK                |
| SDMMC3_CMD                   | 227                 | 228                     | GPIO_PE6                 |
| SDMMC3_CLK                   | 229                 | 230                     | GPIO_PE7 (FAN PWM)       |
| GND                          | 231                 | 232                     | GEN3_I2C_SDA             |
| SHUTDOWN_REQ*                | 233                 | 234                     | GEN3_I2C_SCL             |
| PMIC_BBAT                    | 235                 | 236                     | UART1_TXD                |
| POWER_EN                     | 237                 | 238                     | UART1_RXD                |
| SYS_RESET_IN*                | 239                 | 240                     | BUTTON_PWR_ON*           |
| GND                          | 241                 | 242                     | GND                      |
| GND                          | 243                 | 244                     | GND                      |
| GND                          | 245                 | 246                     | GND                      |
| GND                          | 247                 | 248                     | GND                      |
| GND                          | 249                 | 250                     | GND<br>VDD IN            |
| VDD_IN                       | 251                 | 252                     | VDD_IN                   |
| VDD_IN<br>VDD_IN             | 253<br>255          | 254<br>256              | VDD_IN<br>VDD_IN         |
| VDD_IN                       | 257                 | 258                     | VDD_IN                   |
| VDD_IN                       | 257                 | 260                     | VDD_IN                   |
| ADD_IIA                      | 200                 | 200                     | VDD_IIV                  |



## 5.5 Package Drawing and Dimensions



**Bottom** 

#### Notice

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regard to the purchase of the NVIDIA product referenced in this specification.

NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either express or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA. Reproduction of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### HDM

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

#### ARM

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB

#### OpenCL

 $\mbox{\sc OpenCL}$  is a trademark of Apple Inc. used under license to the Khronos Group Inc.

#### Trademarks

NVIDIA, the NVIDIA logo, and Tegra are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2014 - 2019 NVIDIA Corporation. All rights reserved

